Quad flat no lead (QFN) package
    1.
    发明授权
    Quad flat no lead (QFN) package 有权
    四边形无铅(QFN)封装

    公开(公告)号:US08148827B2

    公开(公告)日:2012-04-03

    申请号:US12832223

    申请日:2010-07-08

    IPC分类号: H01L23/49

    摘要: The present invention relates to a quad flat no lead (QFN) package is provided. In the invention, a plurality of first pads are disposed outside an extension area of a conductive circuit layer, and a plurality of second pads are disposed inside a die bonding area of the conductive circuit layer, wherein the extension area surrounds the die bonding area. First ends of a plurality of traces are connected to the second pads, and second ends of the traces are located in the extension area. An insulating layer fills at least the die bonding area and the extension area, and exposes top surfaces and bottom surfaces of the second pads. A chip is mounted at the die bonding area and a plurality of wires electrically connect the chip to the first pads and the second ends of the traces respectively. An encapsulation material is used to cover the conductive circuit layer, the chip and the wires. Whereby, the package of the invention can have more inputs/outputs terminals, and the insulating layer can prevent moisture permeation from corroding the joints between the wires and the first pads and the second ends of the traces, thus increasing the reliability of the package of the invention.

    摘要翻译: 本发明涉及一种四边形无铅(QFN)封装。 在本发明中,多个第一焊盘设置在导电电路层的延伸区域的外侧,并且多个第二焊盘设置在导电电路层的管芯接合区域的内部,其中延伸区域围绕管芯接合区域。 多个迹线的第一端连接到第二焊盘,并且迹线的第二端位于扩展区域中。 绝缘层至少填充芯片接合区域和延伸区域,并且暴露第二焊盘的顶表面和底表面。 芯片安装在管芯接合区域,并且多条电线分别将芯片电连接到第一焊盘和迹线的第二端。 封装材料用于覆盖导电电路层,芯片和电线。 由此,本发明的封装可以具有更多的输入/输出端子,并且绝缘层可以防止水分渗透腐蚀电线与第一焊盘和迹线的第二端之间的接合,从而增加封装的可靠性 本发明。

    MULTI-CHIP PACKAGE AND MANUFACTURING METHOD THEREOF
    3.
    发明申请
    MULTI-CHIP PACKAGE AND MANUFACTURING METHOD THEREOF 审中-公开
    多芯片封装及其制造方法

    公开(公告)号:US20100123234A1

    公开(公告)日:2010-05-20

    申请号:US12350966

    申请日:2009-01-09

    申请人: Shih-Wen Chou

    发明人: Shih-Wen Chou

    IPC分类号: H01L23/00 H01L21/50

    摘要: A multi-chip package includes a carrier, a first chip, a relay circuit substrate, a number of first bonding wires, a number of second bonding wires, a second chip, a number of third bonding wires, and an adhesive layer. The first chip is disposed on the carrier. The relay circuit substrate is disposed on the first chip. The first bonding wires are electrically connected between the first chip and the relay circuit substrate. The second bonding wires are electrically connected between the relay circuit substrate and the carrier. The second chip is disposed on the carrier and is stacked with the first chip. The third bonding wires are electrically connected between the second chip and the carrier. The adhesive layer is adhered between the first chip and the second chip. In addition, a manufacturing method of a multi-chip package is also provided.

    摘要翻译: 多芯片封装包括载体,第一芯片,中继电路基板,多个第一接合线,多个第二接合线,第二芯片,多个第三接合线和粘合剂层。 第一芯片设置在载体上。 继电器电路基板设置在第一芯片上。 第一接合线电连接在第一芯片和继电器电路基板之间。 第二接合线电连接在继电器电路基板和载体之间。 第二芯片设置在载体上并与第一芯片堆叠。 第三接合线电连接在第二芯片和载体之间。 粘合剂层粘附在第一芯片和第二芯片之间。 此外,还提供了一种多芯片封装的制造方法。