Multilayer wiring substrate
    1.
    发明授权
    Multilayer wiring substrate 有权
    多层布线基板

    公开(公告)号:US08658905B2

    公开(公告)日:2014-02-25

    申请号:US13070094

    申请日:2011-03-23

    IPC分类号: H05K1/03

    摘要: In a wiring laminate portion of a multilayer wiring substrate, a solder resist layer having a plurality of openings is disposed on a main surface side of the laminate structure, and connection terminals are embedded in an outermost resin insulation layer in contact with the solder resist layer. Each of the connection terminals comprises a copper layer and a metallic layer formed of at least one type of metal other than copper. A main-surface-side circumferential portion of the copper layer is covered by the solder resist layer. At least a portion of the metallic layer is located in a recess in a main-surface-side central portion of the copper layer. At least a portion of the metallic layer is exposed via a corresponding opening.

    摘要翻译: 在多层布线基板的布线层叠部分中,具有多个开口的阻焊层设置在层叠结构的主表面侧,并且连接端子嵌入在与阻焊层接触的最外层树脂绝缘层中 。 每个连接端子包括铜层和由铜以外的至少一种类型的金属形成的金属层。 铜层的主表面侧圆周部分被阻焊层覆盖。 金属层的至少一部分位于铜层的主表面侧中央部的凹部中。 金属层的至少一部分经由相应的开口露出。

    Multilayer wiring substrate
    2.
    发明授权
    Multilayer wiring substrate 失效
    多层布线基板

    公开(公告)号:US08530751B2

    公开(公告)日:2013-09-10

    申请号:US13195290

    申请日:2011-08-01

    IPC分类号: H05K1/00

    摘要: A multilayer wiring substrate includes a laminate structure in which resin insulation layers and conductor layers are alternately laminated. The resin insulation layers include first-type resin insulation layers, and second-type resin insulation layers, each of which contains an inorganic material in a larger amount and is smaller in thermal expansion coefficient as compared with first-type resin insulation layers. On a cross section of the laminate structure taken along a thickness direction thereof, the ratio of a total thickness of the second-type resin insulation layers located in an area A2 to a thickness corresponding to the area A2 is greater than the ratio of a total thickness of the second-type resin insulation layers located in an area A1 to a thickness corresponding to the area A1. The laminate structure is warped such that the laminate structure is convex toward the side where the second main face is present.

    摘要翻译: 多层布线基板包括层叠结构,其中树脂绝缘层和导体层交替层叠。 树脂绝缘层包括第一类树脂绝缘层和第二类树脂绝缘层,其中第二类树脂绝缘层与第一类型树脂绝缘层相比,其中含有大量的无机材料并且热膨胀系数较小。 在沿其厚度方向截取的层叠结构的横截面上,位于A2区域中的第二类树脂绝缘层的总厚度与对应于区域A2的厚度的比率大于总共 位于区域A1中的第二类型树脂绝缘层的厚度为对应于区域A1的厚度。 层压结构翘曲,使得层压结构向第二主面存在的一侧凸出。

    METHOD OF MANUFACTURING MULTILAYER WIRING SUBSTRATE
    3.
    发明申请
    METHOD OF MANUFACTURING MULTILAYER WIRING SUBSTRATE 有权
    制造多层布线基板的方法

    公开(公告)号:US20120102732A1

    公开(公告)日:2012-05-03

    申请号:US13281735

    申请日:2011-10-26

    申请人: Shinnosuke MAEDA

    发明人: Shinnosuke MAEDA

    IPC分类号: H05K3/04

    摘要: A method of manufacturing a multilayer wiring substrate is provided. A foil of a metal-foil-clad resin insulation material is brought into contact with a foil of a metal-foil-clad support substrate. A peripheral edge portion of the resin insulation material exposed as a result of removal of a peripheral edge portion of the foil is adhered to the foil of the support substrate. A plurality of conductor layers and a plurality of resin insulation layers are laminated so as to obtain a laminate structure having a wiring laminate portion, which is to become the multilayer wiring substrate. The laminate structure is cut along a boundary between the wiring laminate portion and a surrounding portion, and the surrounding portion is removed. The wiring laminate portion is separated from the support substrate along the boundary between the two foils.

    摘要翻译: 提供一种制造多层布线基板的方法。 使金属箔包覆的树脂绝缘材料的箔与覆盖金属箔的支撑衬底的箔接触。 由于去除箔的周缘部而露出的树脂绝缘材料的周边部分被粘附到支撑基板的箔上。 层叠多个导体层和多个树脂绝缘层,以获得具有将成为多层布线基板的布线层叠部分的层叠结构。 层叠结构沿着布线层压体部分和周围部分之间的边界被切割,并且周围部分被去除。 布线层叠部分沿着两个箔片之间的边界与支撑基板分离。

    Multilayered Wiring Board and Method of Manufacturing the Same
    4.
    发明申请
    Multilayered Wiring Board and Method of Manufacturing the Same 失效
    多层接线板及其制造方法

    公开(公告)号:US20110209910A1

    公开(公告)日:2011-09-01

    申请号:US13034792

    申请日:2011-02-25

    IPC分类号: H05K1/11 H01R9/00

    摘要: A multilayered wiring board having a stack structure multilayered by alternately stacking a plurality of conductor layers and a plurality of resin insulation layers, wherein a solder resist is provided on at least one of a first main surface side and a second main surface side of the stack structure, a plurality of openings are formed in an outermost resin insulation layer that contacts with the solder resist, a plurality of the first main surface side connecting terminals or a plurality of the second main surface side connecting terminals being made of a copper layer as a main component and positioned in a plurality of the openings, terminal outer surfaces being positioned inwardly from an outer surface of the outermost resin insulation layer, and the solder resist extends into the plurality of openings and makes contact with an outer circumference portion of each of the terminal outer surfaces.

    摘要翻译: 一种多层布线基板,其具有通过交替堆叠多个导体层和多个树脂绝缘层而叠层的叠层结构,其中在所述堆叠的第一主表面侧和第二主表面侧中的至少一个上设置阻焊剂 结构中,在与阻焊剂接触的最外层树脂绝缘层中形成多个开口,多个第一主表面侧连接端子或多个第二主表面侧连接端子由铜层制成, 主要部件并且定位在多个开口中,端子外表面从最外层树脂绝缘层的外表面向内定位,并且阻焊剂延伸到多个开口中并与每个的外周部分接触 端子外表面。

    Method of Manufacturing Multilayer Wiring Substrate, and Multilayer Wiring Substrate
    5.
    发明申请
    Method of Manufacturing Multilayer Wiring Substrate, and Multilayer Wiring Substrate 有权
    制造多层接线基板和多层接线基板的方法

    公开(公告)号:US20110200788A1

    公开(公告)日:2011-08-18

    申请号:US13028588

    申请日:2011-02-16

    IPC分类号: B32B3/24 H05K3/06

    摘要: A plurality of openings are formed in a resin insulation layer on a bottom surface side of a wiring laminate portion which constitutes a multilayer wiring substrate. A plurality of motherboard connection terminals are disposed to correspond to the openings. The motherboard connection terminals are primarily comprised of a copper layer, and peripheral portions of terminal outer surfaces thereof are covered by the outermost resin insulation layer. A dissimilar metal layer made of at least one metal which is lower in etching rate than copper is formed between an inner main surface of the outermost resin insulation layer and peripheral portions of the terminal outer surfaces.

    摘要翻译: 在构成多层布线基板的布线层叠体的底面侧的树脂绝缘层上形成有多个开口部。 多个主板连接端子被设置成对应于这些开口。 母板连接端子主要由铜层构成,其端子外表面的周边部分被最外层树脂绝缘层覆盖。 在最外层树脂绝缘层的内主表面和端子外表面的周边部分之间形成由蚀刻速率低于铜的至少一种金属制成的异种金属层。

    Multilayered Wiring Substrate
    6.
    发明申请
    Multilayered Wiring Substrate 失效
    多层接线基板

    公开(公告)号:US20110156272A1

    公开(公告)日:2011-06-30

    申请号:US12976427

    申请日:2010-12-22

    IPC分类号: H01L23/48

    摘要: A multilayered wiring substrate, comprising: a plurality of first main surface side connecting terminals arranged in a first main surface of a stack structure; and a plurality of second main surface side connecting terminals being arranged in a second main surface of the stack structure; wherein a plurality of conductor layers are alternately formed in a plurality of stacked resin insulation layers and are operably connected to each other through via conductors tapered such that diameters thereof are widened toward the first or the second main surface, wherein a plurality of openings are formed in an exposed outermost resin insulation layer in the second main surface, and terminal outer surfaces of the second main surface side connecting terminals arranged to match with the plurality of the openings are positioned inwardly from an outer main surface of the exposed outermost resin insulation layer, and edges of terminal inner surfaces are rounded.

    摘要翻译: 一种多层布线基板,包括:布置在堆叠结构的第一主表面中的多个第一主表面侧连接端子; 并且多个第二主表面侧连接端子布置在所述堆叠结构的第二主表面中; 其中多个导体层交替地形成在多个堆叠的树脂绝缘层中,并且通过锥形的通孔导体可操作地连接,使得其直径朝向第一或第二主表面加宽,其中形成多个开口 在第二主表面中暴露的最外层树脂绝缘层中,并且布置成与多个开口相匹配的第二主表面侧连接端子的端子外表面从暴露的最外层树脂绝缘层的外主表面位于内侧, 并且端子内表面的边缘是圆形的。

    Multilayer wiring substrate and method of manufacturing the same
    7.
    发明授权
    Multilayer wiring substrate and method of manufacturing the same 有权
    多层布线基板及其制造方法

    公开(公告)号:US08946906B2

    公开(公告)日:2015-02-03

    申请号:US13324535

    申请日:2011-12-13

    申请人: Shinnosuke Maeda

    发明人: Shinnosuke Maeda

    摘要: To provide a multilayer wiring substrate in which the connection reliability of via conductors is enhanced, via holes are formed in a resin interlayer insulation layer which isolates a lower conductor layer from an upper conductor layer, and via conductors are formed in the via holes for connecting the lower conductor layer and the upper conductor layer. The surface of the resin interlayer insulation layer is a rough surface, and the via holes open at the rough surface of the resin interlayer insulation layer. Stepped portions are formed in opening verge regions around the via holes such that the stepped portions are recessed from peripheral regions around the opening verge regions. The stepped portions are higher in surface roughness than the peripheral regions.

    摘要翻译: 为了提供通孔导体的连接可靠性提高的多层布线基板,在将下导体层与上导体层隔离的树脂层间绝缘层中形成通孔,并且通孔形成在用于连接的通孔中 下导体层和上导体层。 树脂层间绝缘层的表面是粗糙表面,并且通孔在树脂层间绝缘层的粗糙表面开口。 步进部分形成在通孔周围的打开边缘区域中,使得阶梯部分从围绕开口边缘区域的周边区域凹陷。 阶梯部分的表面粗糙度高于外围区域。

    Multilayered wiring substrate
    8.
    发明授权
    Multilayered wiring substrate 失效
    多层布线基板

    公开(公告)号:US08581388B2

    公开(公告)日:2013-11-12

    申请号:US12976427

    申请日:2010-12-22

    IPC分类号: H01L23/053 H01L21/4763

    摘要: A multilayered wiring substrate, comprising: a plurality of first main surface side connecting terminals arranged in a first main surface of a stack structure; and a plurality of second main surface side connecting terminals being arranged in a second main surface of the stack structure; wherein a plurality of conductor layers are alternately formed in a plurality of stacked resin insulation layers and are operably connected to each other through via conductors tapered such that diameters thereof are widened toward the first or the second main surface, wherein a plurality of openings are formed in an exposed outermost resin insulation layer in the second main surface, and terminal outer surfaces of the second main surface side connecting terminals arranged to match with the plurality of the openings are positioned inwardly from an outer main surface of the exposed outermost resin insulation layer, and edges of terminal inner surfaces are rounded.

    摘要翻译: 一种多层布线基板,包括:布置在堆叠结构的第一主表面中的多个第一主表面侧连接端子; 并且多个第二主表面侧连接端子布置在所述堆叠结构的第二主表面中; 其中多个导体层交替地形成在多个堆叠的树脂绝缘层中,并且通过锥形的通孔导体可操作地连接,使得其直径朝向第一或第二主表面加宽,其中形成多个开口 在第二主表面中暴露的最外层树脂绝缘层中,并且布置成与多个开口相匹配的第二主表面侧连接端子的端子外表面从暴露的最外层树脂绝缘层的外主表面位于内侧, 并且端子内表面的边缘是圆形的。

    Multilayer wiring substrate and method of manufacturing the same
    9.
    发明授权
    Multilayer wiring substrate and method of manufacturing the same 失效
    多层布线基板及其制造方法

    公开(公告)号:US08450622B2

    公开(公告)日:2013-05-28

    申请号:US13031735

    申请日:2011-02-22

    摘要: A multilayer wiring substrate includes first principal surface side connection terminals arranged on a first principal surface of a stacked configuration; wherein, the first principal surface side connection terminals include an IC chip connection terminal, and a passive element connection terminal; the IC chip connection terminal is located in an opening formed in a resin insulating layer of an uppermost outer layer; the passive element connection terminal is formed of an upper terminal part formed on the resin insulating layer, and a lower terminal part located in an opening formed at a portion of an inner side of the upper terminal part in the resin insulating layer; and, wherein an upper face of the upper terminal part is higher than a reference surface, and an upper face of the IC chip connection terminal and the lower terminal part are identical in height to or lower in height than the reference surface.

    摘要翻译: 多层布线基板包括布置在堆叠构造的第一主表面上的第一主表面侧连接端子; 其中,所述第一主面侧连接端子包括IC芯片连接端子和无源元件连接端子; IC芯片连接端子位于形成在最上层外层的树脂绝缘层中的开口中; 无源元件连接端子由形成在树脂绝缘层上的上端子部和位于树脂绝缘层中的上端子部的内侧的开口部的下端子部构成, 并且其中所述上端子部分的上表面高于参考表面,并且所述IC芯片连接端子和所述下端子部分的上表面的高度与所述基准表面的高度相同或更低。

    Multilayer wiring substrate
    10.
    发明授权
    Multilayer wiring substrate 失效
    多层布线基板

    公开(公告)号:US08450617B2

    公开(公告)日:2013-05-28

    申请号:US13288497

    申请日:2011-11-03

    申请人: Shinnosuke Maeda

    发明人: Shinnosuke Maeda

    IPC分类号: H05K1/03

    摘要: A multilayer wiring substrate has a main face and a back face, and a configuration in which a plurality of resin insulation layers and a plurality of conductor layers are laminated. A plurality of conductor layers provided on the side toward the back face in relation to a resin insulation layer serving as a center layer are formed such that the average of their area ratios becomes greater than the average of area ratios of a plurality of conductor layers provided on the side toward the main face in relation to the center layer. A plurality of resin insulation layers provided on the side toward the back face are formed such that the average of their thicknesses becomes greater than the average of thicknesses of a plurality of resin insulation layers provided on the side toward the main face.

    摘要翻译: 多层布线基板具有主面和背面,以及层叠有多个树脂绝缘层和多个导体层的结构。 形成相对于作为中心层的树脂绝缘层在背面侧设置的多个导体层,使得它们的面积比的平均值大于设置的多个导体层的面积比的平均值 在相对于中心层的主面侧。 形成在背面侧的多个树脂绝缘层,使得其厚度的平均值大于设置在朝向主面的一侧的多个树脂绝缘层的厚度的平均值。