STRESS MEMORIZATION TECHNIQUES FOR TRANSISTOR DEVICES
    1.
    发明申请
    STRESS MEMORIZATION TECHNIQUES FOR TRANSISTOR DEVICES 有权
    用于晶体管器件的应力记忆技术

    公开(公告)号:US20150364570A1

    公开(公告)日:2015-12-17

    申请号:US14304017

    申请日:2014-06-13

    Abstract: One illustrative method disclosed herein includes, among other things, performing a source/drain extension ion implantation to form a doped extension implant region in the source/drain regions of the device, performing an ion implantation process on the source/drain regions with a Group VII material (e.g., fluorine), after performing the Group VII material ion implantation process, forming a capping material layer above the source/drain regions, and, with the capping material layer in position, performing an anneal process so as to form stacking faults in the source/drain regions.

    Abstract translation: 本文公开的一种说明性方法包括进行源极/漏极扩展离子注入以在器件的源极/漏极区域中形成掺杂的延伸注入区域,在源极/漏极区域上执行离子注入工艺 VII材料(例如氟),在进行第VII族材料离子注入工艺之后,在源极/漏极区域上方形成覆盖材料层,并且在覆盖材料层就位的情况下,进行退火处理以形成堆垛层错 在源/漏区。

    Stress memorization techniques for transistor devices
    2.
    发明授权
    Stress memorization techniques for transistor devices 有权
    晶体管器件的应力记忆技术

    公开(公告)号:US09231079B1

    公开(公告)日:2016-01-05

    申请号:US14304017

    申请日:2014-06-13

    Abstract: One illustrative method disclosed herein includes, among other things, performing a source/drain extension ion implantation to form a doped extension implant region in the source/drain regions of the device, performing an ion implantation process on the source/drain regions with a Group VII material (e.g., fluorine), after performing the Group VII material ion implantation process, forming a capping material layer above the source/drain regions, and, with the capping material layer in position, performing an anneal process so as to form stacking faults in the source/drain regions.

    Abstract translation: 本文公开的一种说明性方法包括进行源极/漏极扩展离子注入以在器件的源极/漏极区域中形成掺杂的延伸注入区域,在源极/漏极区域上执行离子注入工艺 VII材料(例如氟),在进行第VII族材料离子注入工艺之后,在源极/漏极区域上方形成覆盖材料层,并且在覆盖材料层就位的情况下,进行退火处理以形成堆垛层错 在源/漏区。

    SELF-ALIGNED CONTACT OPENINGS OVER FINS OF A SEMICONDUCTOR DEVICE
    3.
    发明申请
    SELF-ALIGNED CONTACT OPENINGS OVER FINS OF A SEMICONDUCTOR DEVICE 审中-公开
    自对准的接触开口在半导体器件的FINS上

    公开(公告)号:US20150303295A1

    公开(公告)日:2015-10-22

    申请号:US14258279

    申请日:2014-04-22

    Abstract: Approaches for forming a set of contact openings in a semiconductor device (e.g., a FinFET device) are provided. Specifically, the semiconductor device includes a set of fins formed in a substrate, a gate structure (e.g., replacement metal gate (RMG)) formed over the substrate, and a set of contact openings adjacent the gate structure, each of the set of contact openings having a top section and a bottom section, wherein a width of the bottom section, along a length of the gate structure, is greater than a width of the top section. The semiconductor device further includes a set of metal contacts formed within the set of contact openings.

    Abstract translation: 提供了在半导体器件(例如,FinFET器件)中形成一组接触开口的方法。 具体地,半导体器件包括形成在衬底中的一组翅片,形成在衬底上的栅极结构(例如,替换金属栅极(RMG))以及与栅极结构相邻的一组接触开口,该组接触 具有顶部和底部的开口,其中沿着栅极结构的长度的底部的宽度大于顶部的宽度。 半导体器件还包括形成在该组接触开口内的一组金属触头。

Patent Agency Ranking