Method for Forming a Self-aligned Buried Power Rail in a Nanosheet-based Transistor Device

    公开(公告)号:US20250107199A1

    公开(公告)日:2025-03-27

    申请号:US18889130

    申请日:2024-09-18

    Applicant: Imec vzw

    Abstract: A method includes forming an isolation structure in a substrate, forming a fin-shaped structure from the substrate, a bottom sacrificial layer, and a stack of layers, forming a dummy gate over a channel region of the fin-shaped structure, forming a recess at a source/drain region of the fin-shaped structure, the source/drain recess extending through the stack of layers and the bottom sacrificial layer, removing the bottom sacrificial layer thereby forming a void, depositing a bottom dielectric insulation layer in the void, extending the recess into the substrate, depositing a plug in the recess, forming an epitaxial structure to form a source/drain feature above the plug in the recess, removing the dummy gate, removing the sacrificial layers in the channel region, forming a replacement metal gate around the channel layers, thinning the substrate, etching the plug to expose the source/drain feature, and forming a source/drain electrical contact at the source/drain feature.

    Method for Forming a Semiconductor Device
    2.
    发明公开

    公开(公告)号:US20240204082A1

    公开(公告)日:2024-06-20

    申请号:US18543933

    申请日:2023-12-18

    CPC classification number: H01L29/66545 H01L21/306 H01L29/66439

    Abstract: Example embodiments relate to methods for forming a semiconductor device. One example method includes forming a device structure on a substrate, where the device structure includes a device layer stack that includes a bottom device sub-stack that includes at least one bottom channel layer and a top device sub-stack that includes at least one top channel layer, a sacrificial gate structure extending across the device layer stack, and bottom source/drain structures on opposite ends of at least one bottom channel layer. The method also includes forming an opening exposing the top device sub-stack, wherein forming the opening includes etching the sacrificial gate structure, forming a cut through the top device sub-stack by etching back the top device sub-stack from the opening and, subsequent to forming the cut, forming a functional gate stack on the at least one bottom channel layer.

    METHOD FOR FORMING A SEMICONDUCTOR DEVICE
    3.
    发明公开

    公开(公告)号:US20240154006A1

    公开(公告)日:2024-05-09

    申请号:US18501331

    申请日:2023-11-03

    Applicant: IMEC VZW

    CPC classification number: H01L29/401 H01L29/41733 H01L29/41791 H01L23/535

    Abstract: The disclosure relates to a method for forming a semiconductor device. The method includes: forming a device structure on a substrate, the device structure including a fin structure including a pair of source/drain bodies and a channel region between the pair of source/drain bodies, the channel region including at least one channel layer, and the device structure further including a gate structure extending across the channel region of the fin structure. The method also includes forming a metal layer over the source/drain bodies, etching the metal layer to define respective source/drain contacts on the source/drain bodies, and depositing an interlayer dielectric layer over the gate structure and the source/drain contacts.

    METHOD FOR PROCESSING A SEMICONDUCTOR DEVICE WITH TWO CLOSELY SPACED GATES

    公开(公告)号:US20210391526A1

    公开(公告)日:2021-12-16

    申请号:US17345827

    申请日:2021-06-11

    Applicant: IMEC VZW

    Abstract: A method for processing a semiconductor device with two closely space gates comprises forming a template structure, wherein the template structure includes at least one sub-structure having a dimension less than the CD. The method further comprises forming a gate layer on and around the template structure. Then, the method comprises removing the part of the gate layer formed on the template structure, and patterning the remaining gate layer into a gate structure including the two gates. Further, the method comprises selectively removing the template structure, wherein the spacing between the two gates is formed by the removed sub-structure.

    Method for producing a gate cut structure on an array of semiconductor fins

    公开(公告)号:US10978335B2

    公开(公告)日:2021-04-13

    申请号:US16563747

    申请日:2019-09-06

    Applicant: IMEC VZW

    Abstract: A substrate includes on its surface an array of dual stack semiconductor fins, each fin comprising a monocrystalline first portion, a polycrystalline second portion, and a mask third portion. Trenches between the fins are filled with shallow trench isolation (STI) oxide and with polycrystalline material, after which the surface is planarized. Then a second mask is produced on the planarized surface, the second mask defining at least one opening, each defined opening extending across an exposed fin. A thermal oxidation is performed of the polycrystalline material on either side of the exposed fin in each defined opening, thereby producing two oxide strips in each defined opening. Using the second mask and the oxide strips as a mask for self-aligned etching, the material of the exposed dual stack fins is removed and subsequently replaced by an electrically isolating material, thereby creating gate cut structures.

    Area-selective deposition of a tantalum silicide TaSix mask material

    公开(公告)号:US10784158B2

    公开(公告)日:2020-09-22

    申请号:US16412923

    申请日:2019-05-15

    Applicant: IMEC VZW

    Abstract: A method for forming a cavity in a semiconductor structure and an intermediate structure is provided. The method includes: (a) providing a semiconductor structure comprising: (i) a semiconductor substrate; (ii) a set of line structures on the semiconductor substrate, each line structure having a top surface and sidewalls, the line structures being separated by trenches therebetween, and (iii) an oxygen-containing dielectric material at least partially filling the trenches in-between the line structures, wherein the top surface of at least one of the line structures is at least partially exposed, and wherein the exposed part of the top surface is composed of an oxygen-free dielectric material; (b) forming a layer of TaSix selectively onto the oxygen-free dielectric material with respect to the oxygen-containing dielectric material (c) forming the cavity by selectively removing at least a portion of the oxygen-containing dielectric material with respect to the TaSix.

Patent Agency Ranking