On-chip capacitors with floating islands

    公开(公告)号:US10147783B2

    公开(公告)日:2018-12-04

    申请号:US15463465

    申请日:2017-03-20

    Abstract: Structures for an on-chip capacitor and methods of forming an on-chip capacitor. A metal terminal is formed that has a side edge. Metal fingers are formed that have a parallel arrangement. Floating islands comprised of a metal are formed and are electrically isolated from the metal fingers. Each of the metal fingers has an end and extends from the side edge of the metal terminal toward the end. Each of the floating islands is arranged in a spaced relationship with the end of a respective one of the metal fingers.

    Dual airgap structure
    7.
    发明授权

    公开(公告)号:US10395980B1

    公开(公告)日:2019-08-27

    申请号:US15901411

    申请日:2018-02-21

    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a dual airgap structure and methods of manufacture. The structure includes: a lower metal line; a plurality of upper metal lines; and a first airgap between the lower metal line and at least one upper metal line of the plurality of upper metal lines.

    Methods of forming semiconductor devices using semi-bidirectional patterning

    公开(公告)号:US09748251B1

    公开(公告)日:2017-08-29

    申请号:US15352102

    申请日:2016-11-15

    Inventor: Atsushi Ogino

    Abstract: Devices and methods of fabricating integrated circuit devices using semi-bidirectional patterning are provided. One method includes, for instance: obtaining an intermediate semiconductor device having a dielectric layer, a first hardmask layer, a second hardmask layer, a third hardmask layer, and a lithography stack; patterning a first set of lines; patterning a second set of lines between the first set of lines; etching to define a combination of the first and second set of lines; depositing a second lithography stack; patterning a third set of lines in a direction perpendicular to the first and second set of lines; etching to define the third set of lines, leaving an OPL; depositing a spacer over the OPL; etching the spacer, leaving a vertical set of spacers; and etching the second hardmask layer using the third hardmask layer and the set of vertical spacers as masks.

Patent Agency Ranking