-
公开(公告)号:US20180076110A1
公开(公告)日:2018-03-15
申请号:US15264957
申请日:2016-09-14
申请人: GLOBALFOUNDRIES Inc.
发明人: Rahul AGARWAL , Luke ENGLAND , Haojun ZHANG
IPC分类号: H01L23/367 , H01L23/00 , H01L21/288
CPC分类号: H01L23/3675 , H01L21/2885 , H01L21/4871 , H01L23/3677 , H01L23/42 , H01L24/27 , H01L24/32 , H01L24/83 , H01L2224/26122 , H01L2224/27011 , H01L2224/32245 , H01L2224/83007 , H01L2924/14
摘要: Methods for reducing the junction temperature between an IC chip and its lid by including metal spacers in the TIM layer and the resulting devices are disclosed. Embodiments include providing a substrate, including integrated circuit devices, having front and back sides; forming vertical spacers on the backside of the substrate; providing a plate parallel to and spaced from the backside of the substrate; and forming a TIM layer, surrounding the vertical spacers, between the backside of the substrate and the plate.
-
2.
公开(公告)号:US20170062399A1
公开(公告)日:2017-03-02
申请号:US14833209
申请日:2015-08-24
申请人: GLOBALFOUNDRIES Inc.
发明人: Luke ENGLAND , Ramakanth ALAPATI
IPC分类号: H01L25/00 , H01L23/00 , H01L21/3105 , H01L23/48 , H01L21/311 , H01L21/268 , H01L25/065 , H01L21/82 , H01L21/768
CPC分类号: H01L25/50 , H01L21/268 , H01L21/78 , H01L24/11 , H01L24/17 , H01L24/83 , H01L24/94 , H01L25/0657 , H01L2224/13025 , H01L2224/16227 , H01L2224/32145 , H01L2224/83896 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2225/06565 , H01L2924/14 , H01L2924/15311 , H01L2924/16251
摘要: Methods for removing low-k dielectric material from dicing lanes in a bonded pair of IC wafers and the resulting device are disclosed. Embodiments include providing low-k dielectric and standard dielectric layers on upper surfaces of top and bottom IC substrates, each including an array of adjacent IC die areas separated by dicing lanes; removing from the dicing lanes the standard and low-k dielectric layers to form cavities exposing sections of the upper surfaces of IC substrates; depositing a standard dielectric material in the cavities and on upper surfaces of the standard dielectric layer of the top and bottom IC substrates; planarizing upper surfaces of the standard dielectric material of the IC substrates; forming a face-to-face bonding of the IC substrates, wherein the dicing lanes in the IC substrates are vertically aligned; and dicing adjacent bonded IC die areas through vertically aligned dicing lanes in the IC substrates.
摘要翻译: 公开了一种用于从结合的IC晶片对中的切割通道中除去低k介电材料的方法以及所得到的器件。 实施例包括在顶部和底部IC基板的上表面上提供低k电介质和标准电介质层,每个包括由切割通道分隔开的相邻IC管芯区域的阵列; 从切割线移除标准和低k电介质层以形成暴露IC基板的上表面的部分的空腔; 在空腔中和顶部和底部IC基板的标准电介质层的上表面上沉积标准电介质材料; 平面化IC基板的标准介电材料的上表面; 形成IC基板的面对面接合,其中IC基板中的切割通道垂直对齐; 并通过IC基板中的垂直排列的切割通道切割相邻的接合IC芯片区域。
-
公开(公告)号:US20150200242A1
公开(公告)日:2015-07-16
申请号:US14155886
申请日:2014-01-15
申请人: GLOBALFOUNDRIES Inc.
发明人: Luke ENGLAND
IPC分类号: H01L49/02 , H01L21/48 , H01L23/498
CPC分类号: H01L28/60 , H01L23/49827 , H01L23/50 , H01L23/642 , H01L28/90 , H01L2224/16225 , H01L2924/15311
摘要: A methodology for forming trench capacitors on an interposer wafer by an integrated process that provides high-capacitance, ultra-low profile capacitor structures and the resulting device are disclosed. Embodiments include forming a polymer block on a front side of an interposer wafer, patterning and etching the polymer block to form one or more trenches, and forming a capacitor on an upper surface of the polymer block and in the one or more trenches.
摘要翻译: 公开了一种通过提供高电容,超低剖面电容器结构和所得到的器件的集成工艺在插入晶片上形成沟槽电容器的方法。 实施例包括在插入物晶片的正面上形成聚合物嵌段,图案化和蚀刻聚合物嵌段以形成一个或多个沟槽,以及在聚合物嵌段的上表面和一个或多个沟槽中形成电容器。
-
公开(公告)号:US20180175266A1
公开(公告)日:2018-06-21
申请号:US15385068
申请日:2016-12-20
申请人: GLOBALFOUNDRIES INC.
发明人: Luke ENGLAND , Rahul AGARWAL
CPC分类号: H01L33/62 , F21V19/005 , F21Y2115/10 , H01L24/80 , H01L25/167 , H01L33/28 , H01L33/30 , H01L33/32 , H01L2224/80896
摘要: The present disclosure relates to semiconductor structures and, more particularly, to wafer bond interconnect structures and methods of manufacture. The structure includes: a plurality of sub-pixels each comprising a contact plate; and redundant connections at opposite corners of each sub-pixel on a backside of the contact plate.
-
公开(公告)号:US20170040274A1
公开(公告)日:2017-02-09
申请号:US15296770
申请日:2016-10-18
申请人: GLOBALFOUNDRIES Inc.
发明人: Luke ENGLAND , Christian KLEWER
IPC分类号: H01L23/00 , H01L25/00 , H01L25/065
CPC分类号: H01L24/05 , H01L23/522 , H01L24/03 , H01L24/06 , H01L24/08 , H01L24/09 , H01L24/80 , H01L25/0657 , H01L25/50 , H01L2224/03011 , H01L2224/03616 , H01L2224/05551 , H01L2224/05553 , H01L2224/05554 , H01L2224/05647 , H01L2224/0603 , H01L2224/06133 , H01L2224/08121 , H01L2224/08123 , H01L2224/08145 , H01L2224/80013 , H01L2224/80194 , H01L2224/80895 , H01L2224/80896 , H01L2224/80948 , H01L2224/80986 , H01L2224/94 , H01L2225/06527 , H01L2224/80001 , H01L2924/00014
摘要: Methods for preparing 3D integrated semiconductor devices and the resulting devices are disclosed. Embodiments include forming a first and a second bond pad on a first and a second semiconductor device, respectively, the first and the second bond pads each having plural metal segments, the metal segments of the first bond pad having a configuration different from a configuration of the metal segments of the second bond pad or having the same configuration as a configuration of the metal segments of the second bond pad but rotated with respect to the second bond pad; and bonding the first and second semiconductor devices together through the first and second bond pads.
摘要翻译: 公开了用于制备3D集成半导体器件和所得到的器件的方法。 实施例包括分别在第一和第二半导体器件上形成第一和第二接合焊盘,第一和第二接合焊盘分别具有多个金属段,第一接合焊盘的金属段具有不同于 第二接合焊盘的金属段或者具有与第二接合焊盘的金属段的构造相同的配置,但是相对于第二接合焊盘旋转; 以及通过所述第一和第二接合焊盘将所述第一和第二半导体器件接合在一起。
-
公开(公告)号:US20160111386A1
公开(公告)日:2016-04-21
申请号:US14515969
申请日:2014-10-16
申请人: Globalfoundries Inc.
发明人: Luke ENGLAND , Christian KLEWER
IPC分类号: H01L23/00 , H01L25/065 , H01L25/00
CPC分类号: H01L24/05 , H01L23/522 , H01L24/03 , H01L24/06 , H01L24/08 , H01L24/09 , H01L24/80 , H01L25/0657 , H01L25/50 , H01L2224/03011 , H01L2224/03616 , H01L2224/05551 , H01L2224/05553 , H01L2224/05554 , H01L2224/05647 , H01L2224/0603 , H01L2224/06133 , H01L2224/08121 , H01L2224/08123 , H01L2224/08145 , H01L2224/80013 , H01L2224/80895 , H01L2224/80896 , H01L2224/80948 , H01L2224/80986 , H01L2224/94 , H01L2225/06527 , H01L2224/80001 , H01L2924/00014
摘要: Methods for preparing 3D integrated semiconductor devices and the resulting devices are disclosed. Embodiments include forming a first and a second bond pad on a first and a second semiconductor device, respectively, the first and the second bond pads each having plural metal segments, the metal segments of the first bond pad having a configuration different from a configuration of the metal segments of the second bond pad or having the same configuration as a configuration of the metal segments of the second bond pad but rotated with respect to the second bond pad; and bonding the first and second semiconductor devices together through the first and second bond pads.
摘要翻译: 公开了用于制备3D集成半导体器件和所得到的器件的方法。 实施例包括分别在第一和第二半导体器件上形成第一和第二接合焊盘,第一和第二接合焊盘分别具有多个金属段,第一接合焊盘的金属段具有不同于 第二接合焊盘的金属段或者具有与第二接合焊盘的金属段的构造相同的配置,但是相对于第二接合焊盘旋转; 以及通过所述第一和第二接合焊盘将所述第一和第二半导体器件接合在一起。
-
公开(公告)号:US20180269191A1
公开(公告)日:2018-09-20
申请号:US15459336
申请日:2017-03-15
申请人: GLOBALFOUNDRIES INC.
IPC分类号: H01L25/16 , H01L25/075 , H01L25/00 , H01L33/62 , H01L33/32
摘要: The present disclosure relates to semiconductor structures and, more particularly, to a micro-light emitting diode (LED) display assembly and methods of manufacture. The structure includes an interposer and a plurality of micro-LED arrays each of which include a plurality of through-vias connecting pixels of the plurality of micro-LED arrays to the interposer.
-
公开(公告)号:US20160079342A1
公开(公告)日:2016-03-17
申请号:US14948587
申请日:2015-11-23
申请人: GLOBALFOUNDRIES Inc.
发明人: Luke ENGLAND
IPC分类号: H01L49/02
CPC分类号: H01L28/60 , H01L23/49827 , H01L23/50 , H01L23/642 , H01L28/90 , H01L2224/16225 , H01L2924/15311
摘要: A methodology for forming trench capacitors on an interposer wafer by an integrated process that provides high-capacitance, ultra-low profile capacitor structures and the resulting device are disclosed. Embodiments include forming a polymer block on a front side of an interposer wafer, patterning and etching the polymer block to form one or more trenches, and forming a capacitor on an upper surface of the polymer block and in the one or more trenches.
-
公开(公告)号:US20160013262A1
公开(公告)日:2016-01-14
申请号:US14326659
申请日:2014-07-09
申请人: GLOBALFOUNDRIES Inc.
发明人: Luke ENGLAND , Mahesh Anant BHATKAR , Wanbing YI , Juan Boon TAN
IPC分类号: H01L49/02 , H01L21/311 , H01L21/78 , H01L21/3213 , H01L21/321 , H01L21/324 , H01L21/033 , H01L21/288
CPC分类号: H01L28/10 , H01L21/0335 , H01L21/2885 , H01L21/31058 , H01L21/31127 , H01L21/31144 , H01L21/3212 , H01L21/3213 , H01L21/324 , H01L21/78 , H01L23/49822 , H01L23/5227 , H01L2924/0002 , H01L2924/00
摘要: Wafer-level methods of forming circuit elements, such as multilayer inductors or transformers, are provided. The methods include, for instance: forming, in at least one layer above a substrate, at least one conductive portion of the circuit element; providing an uncured polymer-dielectric material surrounding, at least in part, and overlying the conductive portion(s) of the element; partially curing the polymer-dielectric material to obtain a partially-hardened, polymer-dielectric material; and polishing the partially-hardened, polymer-dielectric material down to the conductive portion(s). The polishing planarizes the partially-hardened, polymer-dielectric material and exposes an upper surface of the conductive portion(s) to facilitate forming at least one other conductive portion of the element above and in electrical contact with the conductive portion(s). After polishing, curing of the polymer-dielectric material is completed. In one embodiment, the conductive portion(s) and the other conductive portion(s) define, at least in part, a conductive coil(s) of the element.
摘要翻译: 提供了形成诸如多层电感器或变压器的电路元件的晶片级方法。 所述方法包括例如:在衬底上的至少一层中形成电路元件的至少一个导电部分; 提供至少部分地覆盖所述元件的导电部分并且覆盖所述元件的导电部分的未固化的聚合物 - 电介质材料; 部分固化聚合物 - 电介质材料以获得部分硬化的聚合物电介质材料; 并将部分硬化的聚合物电介质材料抛光至导电部分。 抛光使部分硬化的聚合物 - 电介质材料平坦化并且暴露导电部分的上表面,以便于在导电部分上方形成与元件电连接的元件的至少一个其它导电部分。 抛光后,完成聚合物 - 电介质材料的固化。 在一个实施例中,导电部分和另一个导电部分至少部分地限定该元件的导电线圈。
-
公开(公告)号:US20190035731A1
公开(公告)日:2019-01-31
申请号:US15664484
申请日:2017-07-31
申请人: GLOBALFOUNDRIES INC.
发明人: Luke ENGLAND , Mark W. KUEMERLE
IPC分类号: H01L23/525 , H01L23/522 , H01L23/528 , H01L21/768
CPC分类号: H01L23/5256 , H01L21/76892 , H01L23/5226 , H01L23/528 , H01L23/5384
摘要: The present disclosure relates to semiconductor structures and, more particularly, to an interconnect structure to connect between different package configurations and methods of manufacture. The structure includes an interconnect comprising a plurality of conductive levels and columns configured into a grid pattern within an insulator material, the plurality of conductive levels and columns aligned to connect to different package configurations; and a control circuit that provides a signal to the interconnect to connect to a combination of the different package configurations.
-
-
-
-
-
-
-
-
-