DESIGN AUTOMATION FOR MONOLITHIC 3D DEVICES
    126.
    发明申请
    DESIGN AUTOMATION FOR MONOLITHIC 3D DEVICES 审中-公开
    单片3D设备的设计自动化

    公开(公告)号:US20150205903A1

    公开(公告)日:2015-07-23

    申请号:US14672202

    申请日:2015-03-29

    CPC classification number: G06F17/5072 G06F17/5077

    Abstract: A method of designing a 3D Integrated Circuit, the method including: performing partitioning to at least a first strata and a second strata; then performing a first placement of the first strata using a 2D placer executed by a computer, where the 2D placer is a Computer Aided Design (CAD) tool currently used in the industry for two-dimensional devices; and performing a second placement of the second strata based on the first placement, where the partitioning includes a partition between logic and memory, and where the logic includes at least one decoder representation for the memory.

    Abstract translation: 一种设计3D集成电路的方法,所述方法包括:对至少第一层和第二层进行划分; 然后使用由计算机执行的2D放样器来执行第一层的第一放置,其中2D贴片是当前在工业中用于二维器件的计算机辅助设计(CAD)工具; 以及基于所述第一布置执行所述第二层的第二布置,其中所述分区包括逻辑和存储器之间的分区,以及所述逻辑包括用于所述存储器的至少一个解码器表示。

    Automation for monolithic 3D devices
    128.
    发明授权
    Automation for monolithic 3D devices 有权
    单片3D设备的自动化

    公开(公告)号:US09021414B1

    公开(公告)日:2015-04-28

    申请号:US13862537

    申请日:2013-04-15

    CPC classification number: G06F17/5072 G06F17/5077

    Abstract: A method of designing a 3D Integrated Circuit, the method including: performing placement using a 2D placer, performing placement for at least a first strata and a second strata, and then performing routing and completing the physical design of said 3D Integrated Circuit.

    Abstract translation: 一种设计3D集成电路的方法,所述方法包括:使用2D放置器执行放置,执行至少第一层和第二层的放置,然后执行路由并完成所述3D集成电路的物理设计。

Patent Agency Ranking