-
51.
公开(公告)号:US20140264771A1
公开(公告)日:2014-09-18
申请号:US14290638
申请日:2014-05-29
Applicant: XINTEC INC.
Inventor: Hung-Jen LEE , Shu-Ming CHANG , Chen-Han CHIANG , Tsang-Yu LIU , Yen-Shih HO
IPC: H01L23/544
CPC classification number: H01L23/544 , H01L21/561 , H01L21/6836 , H01L23/16 , H01L23/3114 , H01L23/49816 , H01L23/49827 , H01L23/562 , H01L24/13 , H01L24/29 , H01L24/30 , H01L24/32 , H01L24/73 , H01L24/83 , H01L24/94 , H01L2221/68327 , H01L2221/68377 , H01L2223/5446 , H01L2224/02377 , H01L2224/0401 , H01L2224/05008 , H01L2224/131 , H01L2224/29011 , H01L2224/29013 , H01L2224/29124 , H01L2224/2957 , H01L2224/296 , H01L2224/3003 , H01L2224/30155 , H01L2224/32225 , H01L2224/73253 , H01L2224/83125 , H01L2224/83127 , H01L2224/83192 , H01L2224/83895 , H01L2224/94 , H01L2924/014 , H01L2924/12041 , H01L2924/1461 , H01L2224/11 , H01L2224/03 , H01L2224/83 , H01L2924/00014 , H01L2924/01032 , H01L2924/00
Abstract: An embodiment of the present invention provides a manufacturing method of a chip package structure including: providing a first substrate having a plurality of predetermined scribe lines defined thereon, wherein the predetermined scribe lines define a plurality of device regions; bonding a second substrate to the first substrate, wherein a spacing layer is disposed therebetween and has a plurality of chip support rings located in the device regions respectively and a cutting support structure located on peripheries of the chip support rings, and the spacing layer has a gap pattern separating the cutting support structure from the chip support rings; and cutting the first substrate and the second substrate to form a plurality of chip packages. Another embodiment of the present invention provides a chip package structure.
Abstract translation: 本发明的一个实施例提供了一种芯片封装结构的制造方法,包括:提供具有限定在其上的多个预定划线的第一基板,其中,所述预定划线限定多个器件区域; 将第二基板接合到第一基板,其中间隔层设置在其间并且分别具有位于装置区域中的多个芯片支撑环和位于芯片支撑环的周边的切割支撑结构,并且间隔层具有 将切割支撑结构与芯片支撑环分离的间隙图案; 以及切割所述第一基板和所述第二基板以形成多个芯片封装。 本发明的另一实施例提供一种芯片封装结构。
-
52.
公开(公告)号:US20140193950A1
公开(公告)日:2014-07-10
申请号:US14207247
申请日:2014-03-12
Applicant: XINTEC INC.
Inventor: Shu-Ming CHANG , Bai-Yao LOU , Ying-Nan WEN , Chien-Hung LIU
IPC: H01L21/50
CPC classification number: H01L21/50 , H01L23/481 , H01L24/03 , H01L24/05 , H01L24/11 , H01L24/13 , H01L24/32 , H01L24/81 , H01L24/92 , H01L24/93 , H01L24/94 , H01L33/62 , H01L2224/02311 , H01L2224/02313 , H01L2224/02331 , H01L2224/02371 , H01L2224/0239 , H01L2224/024 , H01L2224/0346 , H01L2224/0347 , H01L2224/03825 , H01L2224/039 , H01L2224/0391 , H01L2224/0401 , H01L2224/05548 , H01L2224/05569 , H01L2224/056 , H01L2224/1146 , H01L2224/1147 , H01L2224/11825 , H01L2224/119 , H01L2224/1191 , H01L2224/13021 , H01L2224/13024 , H01L2224/131 , H01L2224/136 , H01L2224/16225 , H01L2224/32052 , H01L2224/32225 , H01L2224/32245 , H01L2224/81191 , H01L2224/81192 , H01L2224/92142 , H01L2224/92143 , H01L2224/93 , H01L2224/94 , H01L2924/0001 , H01L2924/00014 , H01L2924/0002 , H01L2924/01006 , H01L2924/01024 , H01L2924/01029 , H01L2924/01033 , H01L2924/01074 , H01L2924/01079 , H01L2924/014 , H01L2924/12041 , H01L2924/14 , H01L2924/1461 , H01L2224/0231 , H01L2224/11 , H01L2224/1182 , H01L2224/03 , H01L2224/0382 , H01L2224/81 , H01L2224/83 , H01L2224/13099 , H01L2924/00 , H01L2224/05552
Abstract: An electronic device package is disclosed. The package includes at least one semiconductor chip having a first surface and a second surface opposite thereto, in which at least one redistribution layer is disposed on the first surface of the semiconductor chip and is electrically connected to at least one conductive pad structure. At least one abut portion is disposed on the redistribution layer and electrically contacting thereto. A passivation layer covers the first surface of the semiconductor chip and surrounds the abut portion. A substrate is attached onto the second surface of the semiconductor chip. A fabrication method of the electronic device package is also disclosed.
Abstract translation: 公开了一种电子器件封装。 该封装包括至少一个具有第一表面和与其相对的第二表面的半导体芯片,其中至少一个再分配层设置在半导体芯片的第一表面上并与至少一个导电焊盘结构电连接。 至少一个邻接部分设置在再分布层上并与其电接触。 钝化层覆盖半导体芯片的第一表面并围绕邻接部分。 将衬底附着到半导体芯片的第二表面上。 还公开了一种电子器件封装的制造方法。
-
公开(公告)号:US20140154840A1
公开(公告)日:2014-06-05
申请号:US14173340
申请日:2014-02-05
Applicant: XINTEC INC.
Inventor: Shu-Ming CHANG , Tsang-Yu LIU , Yen-Shih HO
IPC: H01L25/00
CPC classification number: H01L25/50 , B81C1/00238 , B81C2203/0785 , B81C2203/0792 , H01L21/76898 , H01L21/8221 , H01L23/10 , H01L24/05 , H01L24/13 , H01L24/14 , H01L24/16 , H01L24/73 , H01L24/94 , H01L25/0657 , H01L2224/02372 , H01L2224/0345 , H01L2224/03452 , H01L2224/03462 , H01L2224/03464 , H01L2224/0401 , H01L2224/05548 , H01L2224/05554 , H01L2224/05567 , H01L2224/056 , H01L2224/05624 , H01L2224/05644 , H01L2224/05647 , H01L2224/05669 , H01L2224/13022 , H01L2224/13024 , H01L2224/1403 , H01L2224/14181 , H01L2224/14517 , H01L2224/17517 , H01L2224/73103 , H01L2224/94 , H01L2225/06513 , H01L2225/06541 , H01L2924/00014 , H01L2924/01029 , H01L2924/12041 , H01L2924/14 , H01L2924/1461 , H01L2924/00012 , H01L2224/81 , H01L2924/00 , H01L2224/05552
Abstract: An embodiment of the invention provides a chip package which includes: a first chip; a second chip disposed on the first chip; a hole extending from a surface of the first chip towards the second chip; a conducting layer disposed on the surface of the first chip and extending into the hole and electrically connected to a conducting region or a doped region in the first chip; and a support bulk disposed between the first chip and the second chip, wherein the support bulk substantially and/or completely covers a bottom of the hole.
Abstract translation: 本发明的实施例提供一种芯片封装,其包括:第一芯片; 设置在第一芯片上的第二芯片; 从所述第一芯片的表面向所述第二芯片延伸的孔; 导电层,设置在所述第一芯片的表面上并延伸到所述孔中并电连接到所述第一芯片中的导电区域或掺杂区域; 以及设置在所述第一芯片和所述第二芯片之间的支撑体,其中所述支撑体基本上和/或完全覆盖所述孔的底部。
-
公开(公告)号:US20130292825A1
公开(公告)日:2013-11-07
申请号:US13887917
申请日:2013-05-06
Applicant: XINTEC INC.
Inventor: Yu-Lung HUANG , Tsang-Yu LIU , Shu-Ming CHANG
IPC: H01L23/498 , H01L21/78
CPC classification number: H01L23/49811 , B81B7/007 , B81B2207/092 , B81B2207/095 , H01L21/6836 , H01L21/76898 , H01L21/78 , H01L24/03 , H01L24/05 , H01L24/11 , H01L24/13 , H01L2221/68327 , H01L2221/6834 , H01L2221/68372 , H01L2224/02372 , H01L2224/0401 , H01L2224/05548 , H01L2224/05567 , H01L2224/13022 , H01L2224/13024 , H01L2224/13099 , H01L2224/94 , H01L2924/00014 , H01L2924/13091 , H01L2924/1461 , H01L2224/11 , H01L2224/03 , H01L2924/00 , H01L2224/05552
Abstract: An embodiment of the invention provides a chip package which includes: a semiconductor substrate having a first surface and a second surface; a device region formed in the semiconductor substrate; a dielectric layer disposed on the first surface of the semiconductor substrate; a conducting pad structure located in the dielectric layer and electrically connected to the device region, wherein the conducting pad structure comprises a stacked structure of a plurality of conducting pad layers; a support layer disposed on a top surface of the conducting pad structure; and a protection layer disposed on the second surface of the semiconductor substrate.
Abstract translation: 本发明的实施例提供一种芯片封装,其包括:具有第一表面和第二表面的半导体衬底; 形成在所述半导体衬底中的器件区域; 设置在所述半导体衬底的第一表面上的电介质层; 导电焊盘结构,其位于所述电介质层中并电连接到所述器件区域,其中所述导电焊盘结构包括多个导电焊盘层的堆叠结构; 支撑层,设置在所述导电焊盘结构的顶表面上; 以及设置在半导体衬底的第二表面上的保护层。
-
55.
公开(公告)号:US20130127022A1
公开(公告)日:2013-05-23
申请号:US13741320
申请日:2013-01-14
Applicant: Xintec Inc.
Inventor: Wen-Cheng CHIEN , Ching-Yu NI , Shu-Ming CHANG
IPC: H01L31/02
CPC classification number: B05D1/36 , B81B2207/096 , B81C1/00301 , H01L21/56 , H01L21/6835 , H01L24/19 , H01L24/24 , H01L24/82 , H01L27/14618 , H01L31/02002 , H01L31/0203 , H01L33/486 , H01L2224/04105 , H01L2224/12105 , H01L2224/32225 , H01L2224/73267 , H01L2224/92244 , H01L2924/01078 , H01L2924/12041 , H01L2924/12042 , H01L2924/1461 , H01L2924/15153 , H01L2924/15311 , H01L2924/18162 , H01L2924/00
Abstract: An embodiment of the invention provides a method for forming an electronic device package, which includes providing a carrier substrate having an upper surface and an opposite lower surface; forming a cavity from the upper surface of the carrier substrate; disposing an electronic device having a conducting electrode in the cavity; forming a filling layer in the cavity, wherein the filling layer surround the electronic device; thinning the carrier substrate from the lower surface to a predetermined thickness; forming at least a through-hole in the electronic device or the in the carrier substrate; and forming a conducting layer over a sidewall of the through-hole, wherein the conducting layer electrically connects to the conducting electrode.
Abstract translation: 本发明的实施例提供了一种形成电子器件封装的方法,该方法包括提供具有上表面和相对下表面的载体衬底; 从所述载体基板的上表面形成空腔; 将具有导电电极的电子设备设置在空腔中; 在所述空腔中形成填充层,其中所述填充层围绕所述电子设备; 将载体基板从下表面变薄到预定厚度; 在电子设备或载体衬底中形成至少一个通孔; 以及在所述通孔的侧壁上形成导电层,其中所述导电层与所述导电电极电连接。
-
-
-
-