-
公开(公告)号:US20170207182A1
公开(公告)日:2017-07-20
申请号:US15409289
申请日:2017-01-18
申请人: XINTEC INC.
发明人: Yen-Shih HO , Tsang-Yu LIU , Chia-Sheng LIN , Chaung-Lin LAI
CPC分类号: H01L23/562 , H01L21/4817 , H01L21/52 , H01L21/54 , H01L21/76898 , H01L21/78 , H01L23/055 , H01L23/18 , H01L23/3114 , H01L23/522 , H01L24/16 , H01L25/065 , H01L27/14618 , H01L27/14687 , H01L2224/16237
摘要: A chip package including a substrate is provided. The substrate has a first surface and a second surface opposite thereto. The substrate includes a sensing or device region which is adjacent to the first surface. A recess is in the substrate. The recess extends from the second surface towards the first surface, and vertically overlaps the sensing or device region. A redistribution layer is electrically connected to the sensing or device region, and extends from the second surface into the recess. A method of forming the chip package is also provided.
-
公开(公告)号:US20160218133A1
公开(公告)日:2016-07-28
申请号:US15006052
申请日:2016-01-25
申请人: XINTEC INC.
发明人: Yen-Shih HO , Tsang-Yu LIU , Chi-Chang LIAO
IPC分类号: H01L27/146
CPC分类号: H01L27/14618 , H01L27/14621 , H01L27/14627 , H01L27/14636 , H01L27/14683 , H01L2224/16
摘要: A method for forming a photosensitive module is provided. The method includes providing a sensing device. The sensing device includes a conducting pad located on a substrate. A first opening penetrates the substrate and exposes the conducting pad. A redistribution layer is in the first opening to electrically connect to the conducting pad. A cover plate is located on the substrate and covers the conducting pad. The method also includes removing the cover plate of the sensing device. The method further includes bonding the sensing device to a circuit board after the removal of the cover plate. The redistribution layer in the first opening is exposed and faces the circuit board. In addition, the method includes mounting an optical component corresponding to the sensing device on the circuit board. A photosensitive module formed by the method is also provided.
摘要翻译: 提供一种形成光敏模块的方法。 该方法包括提供感测装置。 感测装置包括位于基板上的导电垫。 第一开口穿透衬底并暴露导电垫。 再分布层位于第一开口中,以电连接到导电垫。 盖板位于基板上并覆盖导电垫。 该方法还包括移除感测装置的盖板。 该方法还包括在移除盖板之后将感测装置接合到电路板。 第一开口中的再分配层被暴露并面向电路板。 此外,该方法包括将对应于感测装置的光学部件安装在电路板上。 还提供了通过该方法形成的感光模块。
-
公开(公告)号:US20160141254A1
公开(公告)日:2016-05-19
申请号:US15008202
申请日:2016-01-27
申请人: XINTEC INC.
发明人: Yi-Min LIN , Yi-Ming CHANG , Shu-Ming CHANG , Yen-Shih HO , Tsang-Yu LIU , Chia-Ming CHENG
IPC分类号: H01L23/552 , H01L23/544 , H01L23/00 , H01L21/78
CPC分类号: H01L23/552 , H01L21/4814 , H01L21/78 , H01L23/544 , H01L24/02 , H01L24/03 , H01L24/05 , H01L24/45 , H01L24/48 , H01L24/85 , H01L24/92 , H01L25/0657 , H01L29/0657 , H01L2223/5446 , H01L2224/02313 , H01L2224/0235 , H01L2224/02371 , H01L2224/0239 , H01L2224/03614 , H01L2224/04042 , H01L2224/04105 , H01L2224/05548 , H01L2224/05571 , H01L2224/451 , H01L2224/48225 , H01L2224/48227 , H01L2224/4847 , H01L2224/92 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10157 , H01L2924/13091 , H01L2924/1461 , H01L2924/00 , H01L2924/01029 , H01L2924/01079 , H01L2924/01078 , H01L2924/01028 , H01L2924/0105 , H01L2924/01013 , H01L2924/01047 , H01L2924/01022 , H01L2924/01074 , H01L2924/00012 , H01L2224/85 , H01L2924/014 , H01L2224/85399 , H01L2224/05599
摘要: An embodiment of the invention provides a chip package which includes: a semiconductor substrate having a first surface and a second surface; a first recess extending from the first surface towards the second surface; a second recess extending from a bottom of the first recess towards the second surface, wherein a sidewall and the bottom of the first recess and a second sidewall and a second bottom of the second recess together form an exterior side surface of the semiconductor substrate; a wire layer disposed over the first surface and extending into the first recess and/or the second recess; an insulating layer positioned between the wire layer and the semiconductor substrate; and a metal light shielding layer disposed over the first surface and having at least one hole, wherein a shape of the at least one hole is a quadrangle.
摘要翻译: 本发明的实施例提供一种芯片封装,其包括:具有第一表面和第二表面的半导体衬底; 从所述第一表面延伸到所述第二表面的第一凹部; 从所述第一凹部的底部朝向所述第二表面延伸的第二凹部,其中所述第一凹部的侧壁和所述底部以及所述第二凹部的第二侧壁和第二底部一起形成所述半导体衬底的外侧表面; 布置在所述第一表面上并延伸到所述第一凹部和/或所述第二凹部中的导线层; 位于所述导线层和所述半导体基板之间的绝缘层; 以及设置在所述第一表面上并且具有至少一个孔的金属遮光层,其中所述至少一个孔的形状是四边形。
-
公开(公告)号:US20160111555A1
公开(公告)日:2016-04-21
申请号:US14971395
申请日:2015-12-16
申请人: XINTEC INC.
发明人: Tsang-Yu LIU , Shu-Ming CHANG , Po-Han LEE
IPC分类号: H01L31/0203 , H01L31/02 , H01L31/18
CPC分类号: H01L31/0203 , H01L23/3128 , H01L23/481 , H01L24/12 , H01L24/13 , H01L31/02005 , H01L31/18 , H01L2224/131 , H01L2224/73253 , Y02P70/521 , H01L2924/014
摘要: A method of manufacturing chip package includes providing a semiconductor wafer having a plurality of semiconductor chips. An outer spacer and a plurality of inner spacers are formed on the semiconductor wafer. A protection lid is formed and disposed on the outer spacer and the inner spacers. A plurality of cavities is formed on each of the semiconductor chips from a lower surface thereof to expose the conductive pad disposed on the upper surface of the semiconductor chip. A plurality of conductive portions is formed and fills each of the cavities and electrically connected to each of the conductive pads. A plurality of solder balls is disposed on the lower surface and electrically connected to each of the conductive portions. The semiconductor chips are separated by cutting along a plurality of cutting lines between each of the semiconductor chips.
摘要翻译: 制造芯片封装的方法包括提供具有多个半导体芯片的半导体晶片。 在半导体晶片上形成有外隔离物和多个内隔离物。 保护盖形成并设置在外隔离件和内间隔件上。 从其下表面在每个半导体芯片上形成多个空腔,以露出设置在半导体芯片的上表面上的导电焊盘。 形成多个导电部分,并填充每个空腔并电连接到每个导电焊盘。 多个焊球设置在下表面并电连接到每个导电部分。 半导体芯片通过沿着每个半导体芯片之间的多个切割线进行切割来分离。
-
公开(公告)号:US20150311175A1
公开(公告)日:2015-10-29
申请号:US14697235
申请日:2015-04-27
申请人: XINTEC INC.
发明人: Yen-Shih HO , Chih-Wei HO , Tsang-Yu LIU
IPC分类号: H01L23/00 , H01L25/065 , H01L23/498 , H01L25/00
CPC分类号: H01L23/49811 , B81B7/007 , B81B2207/093 , B81B2207/095 , B81B2207/096 , H01L21/6835 , H01L21/78 , H01L23/13 , H01L23/49838 , H01L24/02 , H01L24/05 , H01L24/06 , H01L24/11 , H01L24/13 , H01L24/16 , H01L24/48 , H01L24/81 , H01L24/85 , H01L24/94 , H01L24/97 , H01L25/0657 , H01L29/0657 , H01L2221/68327 , H01L2221/6834 , H01L2224/02313 , H01L2224/0235 , H01L2224/02371 , H01L2224/02375 , H01L2224/02379 , H01L2224/02381 , H01L2224/0239 , H01L2224/0401 , H01L2224/04042 , H01L2224/05548 , H01L2224/05553 , H01L2224/05554 , H01L2224/05555 , H01L2224/05569 , H01L2224/05611 , H01L2224/05624 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/05669 , H01L2224/0603 , H01L2224/06051 , H01L2224/06151 , H01L2224/06155 , H01L2224/06165 , H01L2224/1132 , H01L2224/1146 , H01L2224/11849 , H01L2224/13022 , H01L2224/13024 , H01L2224/131 , H01L2224/13111 , H01L2224/13116 , H01L2224/13144 , H01L2224/13147 , H01L2224/13155 , H01L2224/16148 , H01L2224/16227 , H01L2224/16238 , H01L2224/4801 , H01L2224/48091 , H01L2224/48145 , H01L2224/48227 , H01L2224/81411 , H01L2224/81424 , H01L2224/81444 , H01L2224/81447 , H01L2224/81455 , H01L2224/81469 , H01L2224/94 , H01L2224/97 , H01L2225/06506 , H01L2225/06513 , H01L2225/06541 , H01L2225/06555 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10157 , H01L2924/19107 , H01L2924/3512 , H01L2224/45015 , H01L2924/207 , H01L2224/81 , H01L2924/01029 , H01L2924/01013 , H01L2924/01079 , H01L2924/01078 , H01L2924/01028 , H01L2924/0105 , H01L2924/00012 , H01L2924/014 , H01L2224/85 , H01L2224/45099
摘要: A stacked chip package is provided. The stacked chip package includes a first substrate having a first side and a second side opposite thereto. The first substrate includes a recess therein. The recess adjoins a side edge of the first substrate. A plurality of redistribution layers is disposed on the first substrate and extends onto the bottom of the recess. A second substrate is disposed on the first side of the first substrate. A plurality of bonding wires is correspondingly disposed on the redistribution layers in the recess, and extends onto the second substrate. A device substrate is disposed on the second side of the first substrate. A method of forming the stacked chip package is also provided.
摘要翻译: 提供堆叠的芯片封装。 堆叠的芯片封装包括具有第一侧和与其相对的第二侧的第一基板。 第一基板在其中包括凹部。 所述凹部邻接所述第一基板的侧边缘。 多个再分配层设置在第一基板上并延伸到凹部的底部。 第二基板设置在第一基板的第一侧上。 多个接合线相应地设置在凹部中的再分配层上并且延伸到第二基板上。 器件衬底设置在第一衬底的第二侧上。 还提供了形成堆叠芯片封装的方法。
-
公开(公告)号:US20150295097A1
公开(公告)日:2015-10-15
申请号:US14682888
申请日:2015-04-09
申请人: XINTEC INC.
发明人: Tsang-Yu LIU , Shu-Ming CHANG , Po-Han LEE
IPC分类号: H01L31/0203 , H01L31/02 , H01L31/18
CPC分类号: H01L31/0203 , H01L23/3128 , H01L23/481 , H01L24/12 , H01L24/13 , H01L31/02005 , H01L31/18 , H01L2224/131 , H01L2224/73253 , Y02P70/521 , H01L2924/014
摘要: A chip package includes semiconductor chips, inner spacers, cavities, conductive portions and solder balls. The semiconductor chip has at least an electronic component and at least an electrically conductive pad disposed on an upper surface thereof. The conductive pad is arranged abreast to one side of the electronic component and electrically connected thereto. The cavities open to a lower surface of the semiconductor chip and extend toward the upper surface to expose the conductive pad on the upper surface. The conductive portions fill the cavities from the lower surface and electrically connected the to conductive pad. The solder balls are disposed on the lower surface and electrically connected to the conductive portions. A gap is created between an outer wall of the inner spacers and an edge of the semiconductor chip.
摘要翻译: 芯片封装包括半导体芯片,内部间隔件,空腔,导电部分和焊球。 半导体芯片至少具有电子部件,并且至少设置在其上表面上的导电焊盘。 导电焊盘与电子部件的一侧并排设置并与之电连接。 空腔通向半导体芯片的下表面并朝向上表面延伸以暴露上表面上的导电焊盘。 导电部分从下表面填充空腔并电连接到导电垫。 焊球设置在下表面上并电连接到导电部分。 在内隔板的外壁和半导体芯片的边缘之间产生间隙。
-
公开(公告)号:US20150097286A1
公开(公告)日:2015-04-09
申请号:US14568056
申请日:2014-12-11
申请人: XINTEC INC.
发明人: Wei-Luen SUEN , Chia-Sheng LIN , Yen-Shih HO , Tsang-Yu LIU
IPC分类号: H01L23/00
CPC分类号: H01L24/17 , H01L21/6835 , H01L21/6836 , H01L22/12 , H01L22/20 , H01L24/02 , H01L24/11 , H01L24/13 , H01L24/14 , H01L24/16 , H01L24/81 , H01L24/92 , H01L24/94 , H01L24/97 , H01L27/14618 , H01L27/14636 , H01L2221/68327 , H01L2221/68386 , H01L2224/0231 , H01L2224/0235 , H01L2224/02377 , H01L2224/11002 , H01L2224/11312 , H01L2224/11334 , H01L2224/13012 , H01L2224/13014 , H01L2224/13022 , H01L2224/13024 , H01L2224/131 , H01L2224/1403 , H01L2224/14051 , H01L2224/14131 , H01L2224/14145 , H01L2224/14177 , H01L2224/14179 , H01L2224/16058 , H01L2224/16227 , H01L2224/17051 , H01L2224/17517 , H01L2224/17519 , H01L2224/81191 , H01L2224/81815 , H01L2224/81986 , H01L2224/92 , H01L2224/94 , H01L2224/97 , H01L2924/01322 , H01L2924/12042 , H01L2924/13091 , H01L2924/1461 , H01L2924/3511 , H01L2924/00 , H01L2924/014 , H01L2224/14146 , H01L2224/81 , H01L2224/81907 , H01L21/78 , H01L2924/00012 , H01L2224/11 , H01L2924/00014
摘要: A chip package includes a packaging substrate, a semiconductor chip, and a plurality of conductive structures. The semiconductor chip has a central region and an edge region that surrounds the central region. The conductive structures are between the packaging substrate and the semiconductor chip. The conductive structures have different heights, and the heights of the conductive structures are gradually increased from the central region of the semiconductor chip to the edge region of the semiconductor chip, such that a distance between the edge region of the semiconductor chip and the packaging substrate is greater than a distance between the central region of the semiconductor chip and the packaging substrate.
摘要翻译: 芯片封装包括封装基板,半导体芯片和多个导电结构。 半导体芯片具有围绕中心区域的中心区域和边缘区域。 导电结构位于封装衬底和半导体芯片之间。 导电结构具有不同的高度,并且导电结构的高度从半导体芯片的中心区域逐渐增加到半导体芯片的边缘区域,使得半导体芯片的边缘区域与封装基板之间的距离 大于半导体芯片的中心区域和封装基板之间的距离。
-
公开(公告)号:US20150001710A1
公开(公告)日:2015-01-01
申请号:US14315163
申请日:2014-06-25
申请人: XINTEC INC.
发明人: Yi-Ming CHANG , Tsang-Yu LIU , Yen-Shih HO , Ying-Nan WEN
CPC分类号: H01L23/3171 , H01L23/3114 , H01L23/3192 , H01L24/03 , H01L24/05 , H01L24/48 , H01L2224/0231 , H01L2224/0235 , H01L2224/02375 , H01L2224/02379 , H01L2224/0345 , H01L2224/0346 , H01L2224/0361 , H01L2224/04042 , H01L2224/05007 , H01L2224/05026 , H01L2224/05082 , H01L2224/05124 , H01L2224/05147 , H01L2224/05155 , H01L2224/05164 , H01L2224/05184 , H01L2224/05548 , H01L2224/05562 , H01L2224/05567 , H01L2224/05571 , H01L2224/0558 , H01L2224/05624 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/06155 , H01L2224/48145 , H01L2224/48227 , H01L2924/00014 , H01L2924/10157 , H01L2924/00012 , H01L2224/45099 , H01L2224/45015 , H01L2924/207
摘要: A chip package is provided. The chip package includes a semiconductor chip, an isolation layer, a redistributing metal layer, and at least a bonding pad. The semiconductor chip includes at least one conducting disposed on a surface of the semiconductor chip. The isolation layer is disposed on the surface of the semiconductor chip, wherein the isolation layer has at least one first opening to expose the first conducting pad. The redistributing metal layer is disposed on the isolation layer and has at least a redistributing metal line corresponding to the conducting pad, the redistributing metal line is connected to the first conducting pad through the first opening. The bonding pad is disposed on the isolation layer and one side of the semiconductor chip, wherein the redistributing metal line extends to the bonding pad to electrically connect the conducting pad to the bonding pad.
摘要翻译: 提供芯片封装。 芯片封装包括半导体芯片,隔离层,再分布金属层和至少一个焊盘。 半导体芯片包括设置在半导体芯片的表面上的至少一个导体。 隔离层设置在半导体芯片的表面上,其中隔离层具有至少一个第一开口以暴露第一导电焊盘。 再分配金属层设置在隔离层上,并且至少具有对应于导电焊盘的再分布金属线,再分布金属线通过第一开口连接到第一导电焊盘。 接合焊盘设置在隔离层和半导体芯片的一侧,其中再分布金属线延伸到接合焊盘,以将导电焊盘电连接到接合焊盘。
-
公开(公告)号:US20140264785A1
公开(公告)日:2014-09-18
申请号:US14207224
申请日:2014-03-12
申请人: XINTEC INC.
发明人: Yi-Min LIN , Yi-Ming CHANG , Shu-Ming CHANG , Yen-Shih HO , Tsang-Yu LIU , Chia-Ming CHENG
IPC分类号: H01L23/552 , H01L21/48 , H01L21/78
CPC分类号: H01L23/552 , H01L21/4814 , H01L21/78 , H01L23/544 , H01L24/02 , H01L24/03 , H01L24/05 , H01L24/45 , H01L24/48 , H01L24/85 , H01L24/92 , H01L25/0657 , H01L29/0657 , H01L2223/5446 , H01L2224/02313 , H01L2224/0235 , H01L2224/02371 , H01L2224/0239 , H01L2224/03614 , H01L2224/04042 , H01L2224/04105 , H01L2224/05548 , H01L2224/05571 , H01L2224/451 , H01L2224/48225 , H01L2224/48227 , H01L2224/4847 , H01L2224/92 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10157 , H01L2924/13091 , H01L2924/1461 , H01L2924/00 , H01L2924/01029 , H01L2924/01079 , H01L2924/01078 , H01L2924/01028 , H01L2924/0105 , H01L2924/01013 , H01L2924/01047 , H01L2924/01022 , H01L2924/01074 , H01L2924/00012 , H01L2224/85 , H01L2924/014 , H01L2224/85399 , H01L2224/05599
摘要: An embodiment of the invention provides a chip package which includes: a semiconductor substrate having a first surface and a second surface; a first recess extending from the first surface towards the second surface; a second recess extending from a bottom of the first recess towards the second surface, wherein a sidewall and the bottom of the first recess and a second sidewall and a second bottom of the second recess together form an exterior side surface of the semiconductor substrate; a wire layer disposed over the first surface and extending into the first recess and/or the second recess; an insulating layer positioned between the wire layer and the semiconductor substrate; and a metal light shielding layer disposed over the first surface and having at least one hole, wherein a shape of the at least one hole is a quadrangle.
摘要翻译: 本发明的实施例提供一种芯片封装,其包括:具有第一表面和第二表面的半导体衬底; 从所述第一表面延伸到所述第二表面的第一凹部; 从所述第一凹部的底部朝向所述第二表面延伸的第二凹部,其中所述第一凹部的侧壁和所述底部以及所述第二凹部的第二侧壁和第二底部一起形成所述半导体衬底的外侧表面; 布置在所述第一表面上并延伸到所述第一凹部和/或所述第二凹部中的导线层; 位于所述导线层和所述半导体基板之间的绝缘层; 以及设置在所述第一表面上并且具有至少一个孔的金属遮光层,其中所述至少一个孔的形状是四边形。
-
公开(公告)号:US20130307161A1
公开(公告)日:2013-11-21
申请号:US13895219
申请日:2013-05-15
申请人: Xintec Inc.
发明人: Shu-Ming CHANG , Yu-Ting HUANG , Tsang-Yu LIU , Yen-Shih HO
IPC分类号: H01L23/538 , H01L21/78
CPC分类号: H01L23/5384 , B81B7/007 , B81B2207/095 , B81B2207/096 , H01L21/6835 , H01L21/78 , H01L23/481 , H01L23/60 , H01L24/02 , H01L24/03 , H01L24/05 , H01L24/08 , H01L24/11 , H01L24/13 , H01L24/29 , H01L24/32 , H01L24/80 , H01L24/83 , H01L24/92 , H01L24/94 , H01L2221/68327 , H01L2221/68381 , H01L2224/02331 , H01L2224/02371 , H01L2224/03002 , H01L2224/0401 , H01L2224/05548 , H01L2224/05617 , H01L2224/05624 , H01L2224/08147 , H01L2224/08148 , H01L2224/13021 , H01L2224/13024 , H01L2224/131 , H01L2224/2919 , H01L2224/32225 , H01L2224/8385 , H01L2224/92 , H01L2224/94 , H01L2924/10155 , H01L2924/1306 , H01L2924/13091 , H01L2924/1461 , H01L2924/00 , H01L2924/014 , H01L2924/00014 , H01L2924/01032 , H01L2224/80 , H01L2224/83 , H01L21/304 , H01L21/76898 , H01L2221/68304 , H01L2224/0231 , H01L2224/11
摘要: An embodiment of the invention provides a chip package which includes: a first substrate; a second substrate disposed thereon, wherein the second substrate includes a lower semiconductor layer, an upper semiconductor layer, and an insulating layer therebetween, and a portion of the lower semiconductor layer electrically contacts with at least one pad on the first substrate; a conducting layer disposed on the upper semiconductor layer of the second substrate and electrically connected to the portion of the lower semiconductor layer electrically contacting with the at least one pad; an opening extending from the upper semiconductor layer towards the lower semiconductor layer and extending into the lower semiconductor layer; and a protection layer disposed on the upper semiconductor layer and the conducting layer, wherein the protection layer extends onto a portion of a sidewall of the opening, and does not cover the lower semiconductor layer in the opening.
摘要翻译: 本发明的实施例提供一种芯片封装,其包括:第一基板; 设置在其上的第二基板,其中所述第二基板包括下半导体层,上半导体层和绝缘层,并且所述下半导体层的一部分与所述第一基板上的至少一个焊盘电接触; 导电层,其设置在所述第二基板的所述上半导体层上并电连接到所述下半导体层与所述至少一个焊盘电接触的部分; 从上半导体层向下半导体层延伸并延伸到下半导体层的开口; 以及设置在所述上半导体层和所述导电层上的保护层,其中所述保护层延伸到所述开口的侧壁的一部分上,并且不覆盖所述开口中的下半导体层。
-
-
-
-
-
-
-
-
-