HIGH-YIELD METHOD OF EXPOSING AND CONTACTING THROUGH-SILICON VIAS
    85.
    发明申请
    HIGH-YIELD METHOD OF EXPOSING AND CONTACTING THROUGH-SILICON VIAS 有权
    高渗硅的渗透和接触方法

    公开(公告)号:US20100178766A1

    公开(公告)日:2010-07-15

    申请号:US12352718

    申请日:2009-01-13

    IPC分类号: H01L21/461

    摘要: An assembly including a main wafer having a body with a front side and a back side, and a handler wafer, is obtained. The main wafer has a plurality of blind electrical vias terminating above the back side. The blind electrical vias have conductive cores with surrounding insulator adjacent side and end regions of the cores. The handler wafer is secured to the front side of the body of the main wafer. An additional step includes exposing the blind electrical vias on the back side. The blind electrical vias are exposed to various heights across the back side. Another step involves applying a first chemical mechanical polish process to the back side, to open any of the surrounding insulator adjacent the end regions of the cores remaining after the exposing step, and to co-planarize the via conductive cores, the surrounding insulator adjacent the side regions of the cores, and the body of the main wafer. Further steps include etching the back side to produce a uniform standoff height of each of the vias across the back side; depositing a dielectric across the back side; and applying a second chemical mechanical polish process to the back side, to open the dielectric only adjacent the conductive cores of the vias.

    摘要翻译: 获得包括具有前侧和后侧的主体的主晶片和处理器晶片的组件。 主晶片具有在背面上方终止的多个盲电通路。 盲电通孔具有导电芯,其周围绝缘体邻近芯的侧面和端部区域。 处理器晶片固定到主晶片的主体的前侧。 另外的步骤包括在背面暴露盲电通孔。 盲孔通过背面暴露于各种高度。 另一个步骤涉及将第一化学机械抛光工艺应用于背面,以便打开暴露步骤之后残留的芯的端部附近的任何周围的绝缘体,并且将通孔导电芯,邻近的绝缘体 芯的侧面区域和主晶片的主体。 进一步的步骤包括蚀刻背面以产生穿过背面的每个通路的均匀间隔高度; 在背面沉积电介质; 以及向后侧施加第二化学机械抛光工艺,以仅在通孔的导电芯附近打开电介质。

    HERMETIC SEAL AND RELIABLE BONDING STRUCTURES FOR 3D APPLICATIONS
    90.
    发明申请
    HERMETIC SEAL AND RELIABLE BONDING STRUCTURES FOR 3D APPLICATIONS 审中-公开
    用于3D应用的HERMETIC SEAL和可靠的结合结构

    公开(公告)号:US20080268574A1

    公开(公告)日:2008-10-30

    申请号:US12035053

    申请日:2008-02-21

    IPC分类号: H01L21/58

    摘要: A sealed microelectronic structure which provides mechanical stress endurance and includes at least two chips being electrically connected to a semiconductor structure at a plurality of locations. Each chip includes a continuous bonding material along it's perimeter and at least one support column connected to each of the chips positioned within the perimeter of each chip. Each support column extends outwardly such that when the at least two chips are positioned over one another the support columns are in mating relation to each other. A seal between the at least two chips results from the overlapping relation of the chip to one another such that the bonding material and support columns are in mating relation to each other. Thus, the seal is formed when the at least two chips are mated together, and results in a bonded chip structure.

    摘要翻译: 一种密封的微电子结构,其提供机械应力耐久性并且包括在多个位置处电连接到半导体结构的至少两个芯片。 每个芯片沿着其周边包括连续的接合材料,以及连接到位于每个芯片的周边内的每个芯片的至少一个支撑柱。 每个支撑柱向外延伸,使得当至少两个芯片彼此定位时,支撑柱彼此配合。 至少两个芯片之间的密封由芯片彼此的重叠关系产生,使得接合材料和支撑柱彼此配合。 因此,当至少两个芯片配合在一起时形成密封,并且导致粘合芯片结构。