Stacked microelectronic packages having sidewall conductors and methods for the fabrication thereof
    4.
    发明授权
    Stacked microelectronic packages having sidewall conductors and methods for the fabrication thereof 有权
    具有侧壁导体的堆叠微电子封装及其制造方法

    公开(公告)号:US09524950B2

    公开(公告)日:2016-12-20

    申请号:US13906621

    申请日:2013-05-31

    摘要: A method for fabricating a stacked microelectronic device includes attaching a first package layer to a second package layer to form stacked microelectronic layers. Saw streets of the first package layer overlie and are aligned with saw streets of the second package layer. The first and second package layers include respective edge connectors formed between the saw streets and electronic components in the first and second package layers. A through package via is formed in one of the saw streets of the first and second package layers. The via is filled with conductive material. The stacked package layers are singulated along the saw streets in a manner that retains a portion of the conductive material to form a sidewall connector between at least two of the edge connectors.

    摘要翻译: 一种用于制造堆叠的微电子器件的方法包括将第一封装层附接到第二封装层以形成堆叠的微电子层。 第一包装层的锯街道覆盖并与第二包装层的锯切街道对齐。 第一和第二封装层包括形成在第一和第二封装层中的锯条和电子部件之间的相应的边缘连接器。 通过包装通孔形成在第一和第二包装层的锯条之一中。 通孔填充有导电材料。 堆叠的封装层沿着锯条街道以保持导电材料的一部分以在至少两个边缘连接器之间形成侧壁连接器的方式被切割。