Method for fabricating semiconductor packages
    2.
    发明授权
    Method for fabricating semiconductor packages 有权
    半导体封装的制造方法

    公开(公告)号:US07348211B2

    公开(公告)日:2008-03-25

    申请号:US11117158

    申请日:2005-04-27

    IPC分类号: H01L21/50 H01L21/48 H01L21/44

    摘要: A method for fabricating semiconductor packages is proposed. A plurality of substrates each having a chip thereon are prepared. Each substrate has similar length and width to the predetermined length and width of the semiconductor package. A carrier having a plurality of openings is prepared. Each opening is larger in length and width than the substrate. The substrates are positioned in the corresponding openings, and gaps between the substrates and the carrier are sealed. A molding process is performed to form an encapsulant over each opening to encapsulate the chip. An area on the carrier covered by the encapsulant is larger in length and width than the opening. After performing a mold-releasing process, a plurality of the semiconductor packages are formed by a singulation process to cut along substantially edges of each substrate according to the predetermined size of the semiconductor package. A waste of substrate material is avoided.

    摘要翻译: 提出了制造半导体封装的方法。 制备各自具有芯片的多个基板。 每个衬底具有与半导体封装的预定长度和宽度相似的长度和宽度。 制备具有多个开口的载体。 每个开口的长度和宽度大于衬底。 基板定位在相应的开口中,基板和载体之间的间隙被密封。 执行成型工艺以在每个开口上形成密封剂以封装芯片。 由密封剂覆盖的载体上的区域的长度和宽度大于开口的宽度。 在执行脱模工艺之后,通过单片化工艺形成多个半导体封装,以根据半导体封装的预定尺寸沿着每个衬底的大致边缘切割。 避免了衬底材料的浪费。

    Method for fabricating semiconductor packages
    3.
    发明申请
    Method for fabricating semiconductor packages 有权
    半导体封装的制造方法

    公开(公告)号:US20050287707A1

    公开(公告)日:2005-12-29

    申请号:US11117158

    申请日:2005-04-27

    摘要: A method for fabricating semiconductor packages is proposed. A plurality of substrates each having a chip thereon are prepared. Each substrate has similar length and width to the predetermined length and width of the semiconductor package. A carrier having a plurality of openings is prepared. Each opening is larger in length and width than the substrate. The substrates are positioned in the corresponding openings, and gaps between the substrates and the carrier are sealed. A molding process is performed to form an encapsulant over each opening to encapsulate the chip. An area on the carrier covered by the encapsulant is larger in length and width than the opening. After performing a mold-releasing process, a plurality of the semiconductor packages are formed by a singulation process to cut along substantially edges of each substrate according to the predetermined size of the semiconductor package. A waste of substrate material is avoided.

    摘要翻译: 提出了制造半导体封装的方法。 制备各自具有芯片的多个基板。 每个衬底具有与半导体封装的预定长度和宽度相似的长度和宽度。 制备具有多个开口的载体。 每个开口的长度和宽度大于衬底。 基板定位在相应的开口中,基板和载体之间的间隙被密封。 执行成型工艺以在每个开口上形成密封剂以封装芯片。 由密封剂覆盖的载体上的区域的长度和宽度大于开口的宽度。 在执行脱模工艺之后,通过单片化工艺形成多个半导体封装,以根据半导体封装的预定尺寸沿着每个衬底的大致边缘切割。 避免了衬底材料的浪费。

    Method for fabricating semiconductor packages, and structure and method for positioning semiconductor components
    5.
    发明申请
    Method for fabricating semiconductor packages, and structure and method for positioning semiconductor components 审中-公开
    制造半导体封装的方法以及用于定位半导体元件的结构和方法

    公开(公告)号:US20070141761A1

    公开(公告)日:2007-06-21

    申请号:US11703517

    申请日:2007-02-06

    IPC分类号: H01L21/00

    摘要: A method for fabricating semiconductor packages includes the steps of: providing a plurality of substrates and a carrier having a plurality of openings, wherein, each of the substrates has at least one chip (die) disposed thereon, length and width of the substrates are approximately equal to the predefined length and width of semiconductor packages, and length and width of the openings of the carrier are bigger than length and width of the substrates; respectively positioning the substrates in the openings of the carrier and blocking the gaps between the substrates and the carrier so as to prevent the gaps from penetrating through the carrier; performing a mold press process so as to form an encapsulant on each of the openings for encapsulating the chip, wherein length and width of the area covered by the encapsulant are bigger than length and width of the opening; performing a mold releasing process; and cutting along edges of the substrates according to the predefined length and width of semiconductor packages, thereby obtaining a plurality of semiconductor packages. The present invention also discloses a structure and method for positioning the substrates.

    摘要翻译: 一种制造半导体封装的方法包括以下步骤:提供多个基板和具有多个开口的载体,其中每个基板具有设置在其上的至少一个芯片(芯片),基板的长度和宽度大致为 等于半导体封装的预定长度和宽度,载体的开口的长度和宽度大于基板的长度和宽度; 分别将基板定位在载体的开口中并阻挡基板和载体之间的间隙,以防止间隙穿透载体; 进行模压加工,以在封装芯片的每个开口上形成密封剂,其中由密封剂覆盖的区域的长度和宽度大于开口的长度和宽度; 执行脱模工艺; 并且根据半导体封装的预定长度和宽度切割基板的边缘,从而获得多个半导体封装。 本发明还公开了一种用于定位基板的结构和方法。

    Method for fabricating semiconductor packages
    7.
    发明授权
    Method for fabricating semiconductor packages 有权
    半导体封装的制造方法

    公开(公告)号:US07129119B2

    公开(公告)日:2006-10-31

    申请号:US11049054

    申请日:2005-02-01

    IPC分类号: H01L21/50

    摘要: A method for fabricating semiconductor packages is proposed. A plurality of substrates are prepared each having a chip thereon. Length and width of each substrate are equal to predetermined length and width of the semiconductor package. A carrier having a plurality of openings is prepared. A protruded portion is formed at each corner of each opening, wherein a distance between two diagonal protruded portions is slightly larger than that between two diagonal corners of the substrate. The substrates are fixed in the openings of the carrier by means of the protruded portions, and gaps between the substrates and the carrier are sealed. An encapsulant is formed over each opening to encapsulate the corresponding chip by a molding process. An area on the carrier covered by the encapsulant is larger in length and width than the opening. A plurality of the semiconductor packages are formed after performing mold-releasing and singulation processes.

    摘要翻译: 提出了制造半导体封装的方法。 准备了各自具有芯片的多个基板。 每个基片的长度和宽度等于半导体封装的预定长度和宽度。 制备具有多个开口的载体。 在每个开口的每个角部处形成突出部分,其中两个对角线突出部分之间的距离略大于基板的两个对角线之间的距离。 基板通过突出部固定在载体的开口中,基板和载体之间的间隙被密封。 在每个开口上形成密封剂,以通过模制工艺封装相应的芯片。 由密封剂覆盖的载体上的区域的长度和宽度大于开口的宽度。 在进行脱模和切割处理之后形成多个半导体封装。