CAPPING STRUCTURE
    2.
    发明申请
    CAPPING STRUCTURE 审中-公开

    公开(公告)号:US20190228976A1

    公开(公告)日:2019-07-25

    申请号:US15876407

    申请日:2018-01-22

    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to capping structures and methods of manufacture. The structure includes: a plurality of gate structures in a first location with a first density; a plurality of gate structures in a second location with a second density different than the first density; and a T-shaped capping structure protecting the plurality of gate structures in the first location and in the second location.

    DEFECT-FREE RELAXED COVERING LAYER ON SEMICONDUCTOR SUBSTRATE WITH LATTICE MISMATCH
    3.
    发明申请
    DEFECT-FREE RELAXED COVERING LAYER ON SEMICONDUCTOR SUBSTRATE WITH LATTICE MISMATCH 有权
    半导体基板上的无缺陷的覆盖层与绝缘错配

    公开(公告)号:US20150295047A1

    公开(公告)日:2015-10-15

    申请号:US14252447

    申请日:2014-04-14

    Abstract: A defect-free, relaxed semiconductor covering layer (e.g., epitaxial SiGe) over a semiconductor substrate (e.g., Si) is provided having a strain relaxation degree above about 80% and a non-zero threading dislocation density of less than about 100/cm2. A lattice mismatch exists between the substrate and the covering layer. The covering layer also has a non-zero thickness that may be less than about 0.5 microns. The strain relaxation degree and threading dislocation are achieved by exposing defects at or near a surface of an initial semiconductor layer on the substrate (i.e., exposing defects via selective etch and filling-in any voids created), planarizing the filled-in surface, and creating the covering layer (e.g., growing epitaxy) on the planarized, filled-in surface, which is also planarized.

    Abstract translation: 提供半导体衬底(例如Si)上的无缺陷的,松弛的半导体覆盖层(例如,外延SiGe),其具有高于约80%的应变松弛度和小于约100 / cm 2的非零穿透位错密度 。 衬底和覆盖层之间存在晶格失配。 覆盖层还具有可以小于约0.5微米的非零厚度。 应变松弛度和穿透位错是通过在基板上的初始半导体层的表面处或附近暴露缺陷来实现的(即,通过选择性蚀刻暴露缺陷并填充所产生的任何空隙),平坦化填充表面,以及 在平坦化的填充表面上形成覆盖层(例如,生长外延),其也被平坦化。

    FABRICATION OF SEMICONDUCTOR STRUCTURES USING OXIDIZED POLYCRYSTALLINE SILICON AS CONFORMAL STOP LAYERS
    6.
    发明申请
    FABRICATION OF SEMICONDUCTOR STRUCTURES USING OXIDIZED POLYCRYSTALLINE SILICON AS CONFORMAL STOP LAYERS 审中-公开
    使用氧化多晶硅作为合适的停止层制备半导体结构

    公开(公告)号:US20150270159A1

    公开(公告)日:2015-09-24

    申请号:US14220260

    申请日:2014-03-20

    Abstract: Semiconductor structure fabrication methods are provided which include: forming one or more trenches and a plurality of plateaus within a substrate structure; providing a conformal stop layer over the substrate structure, including over the plurality of plateaus, the conformal stop layer being or including oxidized polycrystalline silicon; depositing a material over the substrate structure to fill the one or more trenches and cover the plurality of plateaus thereof; and planarizing the material using a slurry to form coplanar surfaces of the material and the conformal stop layer, wherein the slurry reacts with the oxidized polycrystalline silicon of the conformal stop layer to facilitate providing the coplanar surfaces with minimal dishing of the material. Various embodiments are provided, including different methods of providing the conformal stop layer, such as by oxidizing at least an upper portion of polycrystalline silicon, or by performing an in-situ steam growth process.

    Abstract translation: 提供半导体结构制造方法,其包括:在衬底结构内形成一个或多个沟槽和多个平台; 在所述衬底结构上提供保形停止层,包括在所述多个平台上,所述共形停止层包括氧化的多晶硅; 在衬底结构上沉积材料以填充所述一个或多个沟槽并覆盖其多个平台; 并且使用浆料平坦化材料以形成材料和共形停止层的共面表面,其中浆料与保形停止层的氧化多晶硅反应,以便于提供最小的凹陷的共面表面。 提供了各种实施例,包括提供保形停止层的不同方法,例如通过氧化至少多晶硅的上部,或者通过进行原位蒸汽生长过程。

Patent Agency Ranking