-
公开(公告)号:US09299777B2
公开(公告)日:2016-03-29
申请号:US14751706
申请日:2015-06-26
Applicant: GLOBALFOUNDRIES INC.
Inventor: Kangguo Cheng , Bruce B. Doris , Pouya Hashemi , Ali Khakifirooz , Alexander Reznicek
IPC: H01L21/8238 , H01L29/06 , H01L29/66 , H01L51/00 , H01L29/49 , H01L29/775 , H01L29/423 , H01L29/51 , H01L29/10 , H01L29/786 , H01L29/08
CPC classification number: H01L29/42392 , H01L21/8238 , H01L21/82385 , H01L29/0649 , H01L29/0669 , H01L29/0673 , H01L29/0676 , H01L29/0847 , H01L29/1033 , H01L29/495 , H01L29/4966 , H01L29/4983 , H01L29/51 , H01L29/517 , H01L29/518 , H01L29/66439 , H01L29/66545 , H01L29/775 , H01L29/78603 , H01L29/78606 , H01L29/78696 , H01L51/0048
Abstract: A method for fabricating a semiconductor device comprises forming a nanowire on an insulator layer at a surface of a substrate; forming a dummy gate over a portion of the nanowire and a portion of the insulator layer; forming recesses in the insulator layer on opposing sides of the dummy gate; forming spacers on opposing sides of the dummy gate; forming source regions and drain regions in the recesses in the insulator layer on opposing sides of the dummy gate; depositing an interlayer dielectric on the source regions and the drain regions; removing the dummy gate to form a trench; removing the insulator layer under the nanowire such that a width of the trench underneath the nanowire is equal to or less than a distance between the spacers; and forming a replacement gate in the trench.
-
公开(公告)号:US20160035728A1
公开(公告)日:2016-02-04
申请号:US14882308
申请日:2015-10-13
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ajey Poovannummoottil Jacob , Steven John Bentley , Murat Kerem Akarvardar , Jody Alan Fronheiser , Kangguo Cheng , Bruce B. Doris , Ali Khakifirooz , Toshiharu Nagumo
IPC: H01L27/092 , H01L29/66 , H01L21/8238 , H01L29/78
CPC classification number: H01L27/0924 , H01L21/823821 , H01L21/845 , H01L27/1211 , H01L29/66439 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: Embodiments herein provide device isolation in a complimentary metal-oxide fin field effect transistor. Specifically, a semiconductor device is formed with a retrograde doped layer over a substrate to minimize a source to drain punch-through leakage. A set of high mobility channel fins is formed over the retrograde doped layer, each of the set of high mobility channel fins comprising a high mobility channel material (e.g., silicon or silicon-germanium). The retrograde doped layer may be formed using an in situ doping process or a counter dopant retrograde implant. The device may further include a carbon liner positioned between the retrograde doped layer and the set of high mobility channel fins to prevent carrier spill-out to the high mobility channel fins.
Abstract translation: 本文的实施例提供了在互补金属氧化物鳍片场效应晶体管中的器件隔离。 具体地,半导体器件在衬底上形成有逆向掺杂层以最小化源极到漏极穿通泄漏。 一组高迁移率通道散热片形成在逆向掺杂层上,该组高迁移率通道散热片中的每一个包括高迁移率通道材料(例如硅或硅 - 锗)。 逆向掺杂层可以使用原位掺杂工艺或反掺杂剂逆向植入来形成。 该装置还可以包括位于逆向掺杂层和一组高迁移率通道翅片之间的碳衬垫,以防止载流子溢出到高迁移率通道翅片。
-
公开(公告)号:US09245981B2
公开(公告)日:2016-01-26
申请号:US14808914
申请日:2015-07-24
Applicant: GLOBALFOUNDRIES INC.
Inventor: Kangguo Cheng , Ramachandra Divakaruni , Bruce B. Doris , Ali Khakifirooz , Edward J. Nowak , Kern Rim
CPC classification number: H01L29/66795 , H01L21/845 , H01L27/1211 , H01L29/0653 , H01L29/785
Abstract: An array of stacks containing a semiconductor fins and an oxygen-impermeable cap is formed on a semiconductor substrate with a substantially uniform areal density. Oxygen-impermeable spacers are formed around each stack, and the semiconductor substrate is etched to vertically extend trenches. Semiconductor sidewalls are physically exposed from underneath the oxygen-impermeable spacers. The oxygen-impermeable spacers are removed in regions in which semiconductor fins are not needed. A dielectric oxide material is deposited to fill the trenches. Oxidation is performed to convert a top portion of the semiconductor substrate and semiconductor fins not protected by oxygen-impermeable spacers into dielectric material portions. Upon removal of the oxygen-impermeable caps and remaining oxygen-impermeable spacers, an array including semiconductor fins and dielectric fins is provided. The dielectric fins alleviate variations in the local density of protruding structures, thereby reducing topographical variations in the height of gate level structures to be subsequently formed.
-
公开(公告)号:US09236463B2
公开(公告)日:2016-01-12
申请号:US14027563
申请日:2013-09-16
Applicant: GLOBALFOUNDRIES INC.
Inventor: Thomas N. Adam , Kangguo Cheng , Bruce B. Doris , Pouya Hashemi , Ali Khakifirooz , Alexander Reznicek
IPC: H01L29/778 , H01L29/423 , H01L29/66 , H01L21/8252 , H01L21/8258 , H01L21/84 , H01L27/06 , H01L27/12 , H01L29/10 , H01L29/205 , H01L29/20 , H01L29/51
CPC classification number: H01L29/778 , H01L21/8252 , H01L21/8258 , H01L21/845 , H01L27/0605 , H01L27/1211 , H01L29/1054 , H01L29/20 , H01L29/205 , H01L29/4232 , H01L29/51 , H01L29/518 , H01L29/66462 , H01L29/7787
Abstract: A semiconductor device including a first lattice dimension III-V semiconductor layer present on a semiconductor substrate, and a second lattice dimension III-V semiconductor layer that present on the first lattice dimension III-V semiconductor layer, wherein the second lattice dimension III-V semiconductor layer has a greater lattice dimension than the first lattice dimension III-V semiconductor layer, and the second lattice dimension III-V semiconductor layer has a compressive strain present therein. A gate structure is present on a channel portion of the second lattice dimension III-V semiconductor layer, wherein the channel portion of second lattice dimension III-V semiconductor layer has the compressive strain. A source region and a drain region are present on opposing sides of the channel portion of the second lattice dimension III-V semiconductor layer.
-
公开(公告)号:US10262905B2
公开(公告)日:2019-04-16
申请号:US14867797
申请日:2015-09-28
Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION , STMicroelectronics, Inc. , GLOBALFOUNDRIES Inc.
Inventor: Kangguo Cheng , Bruce B. Doris , Ali Khakifirooz , Qing Liu , Nicolas Loubet , Scott Luning
IPC: H01L21/84 , H01L21/8238 , H01L27/092 , H01L29/16 , H01L29/161 , H01L27/12 , H01L29/49 , H01L29/10
Abstract: A method for semiconductor fabrication includes providing channel regions on a substrate including at least one Silicon Germanium (SiGe) channel region, the substrate including a plurality of regions including a first region and a second region. Gate structures are formed for a first n-type field effect transistor (NFET) and a first p-type field effect transistor (PFET) in the first region and a second NFET and a second PFET in the second region, the gate structure for the first PFET being formed on the SiGe channel region. The gate structure for the first NFET includes a gate material having a first work function and the gate structures for the first PFET, second NFET and second PFET include a gate material having a second work function such that multi-threshold voltage devices are provided.
-
26.
公开(公告)号:US20180190483A1
公开(公告)日:2018-07-05
申请号:US15652413
申请日:2017-07-18
Applicant: GLOBALFOUNDRIES INC.
Inventor: Alexander Reznicek , Dominic J. Schepis , Kangguo Cheng , Bruce B. Doris , Pouya Hashemi
IPC: H01L21/02 , H01L27/092 , H01L29/06 , H01L29/78 , H01L29/66 , H01L21/31 , H01L21/311 , H01L29/165 , H01L29/10 , H01L21/762 , H01L21/8234
CPC classification number: H01L21/02647 , H01L21/0237 , H01L21/0243 , H01L21/0245 , H01L21/02532 , H01L21/02538 , H01L21/02639 , H01L21/31 , H01L21/311 , H01L21/76224 , H01L21/823431 , H01L27/0924 , H01L29/0649 , H01L29/0657 , H01L29/1054 , H01L29/165 , H01L29/66446 , H01L29/66795 , H01L29/785
Abstract: One aspect of the disclosure relates to a method of forming a semiconductor structure. The method may include: forming a set of openings within a substrate; forming an insulator layer within each opening in the set of openings; recessing the substrate between adjacent openings containing the insulator layer in the set of openings to form a set of insulator pillars on the substrate; forming sigma cavities within the recessed substrate between adjacent insulator pillars in the set of insulator pillars; and filling the sigma cavities with a semiconductor material over the recessed substrate between adjacent insulator pillars.
-
27.
公开(公告)号:US20170271146A1
公开(公告)日:2017-09-21
申请号:US15075668
申请日:2016-03-21
Applicant: GLOBALFOUNDRIES INC.
Inventor: Alexander Reznicek , Dominic J. Schepis , Kangguo Cheng , Bruce B. Doris , Pouya Hashemi
IPC: H01L21/02 , H01L29/66 , H01L29/06 , H01L21/31 , H01L21/311
CPC classification number: H01L21/0243 , H01L21/0237 , H01L21/0245 , H01L21/02532 , H01L21/02538 , H01L21/02639 , H01L21/02647 , H01L21/31 , H01L21/311 , H01L21/76224 , H01L21/823431 , H01L27/0924 , H01L29/0649 , H01L29/0657 , H01L29/1054 , H01L29/165 , H01L29/66446 , H01L29/66795 , H01L29/785
Abstract: One aspect of the disclosure relates to a method of forming a semiconductor structure. The method may include: forming a set of openings within a substrate; forming an insulator layer within each opening in the set of openings; recessing the substrate between adjacent openings containing the insulator layer in the set of openings to form a set of insulator pillars on the substrate; forming sigma cavities within the recessed substrate between adjacent insulator pillars in the set of insulator pillars; and filling the sigma cavities with a semiconductor material over the recessed substrate between adjacent insulator pillars.
-
公开(公告)号:US09673196B2
公开(公告)日:2017-06-06
申请号:US14559951
申请日:2014-12-04
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Thomas N. Adam , Kangguo Cheng , Bruce B. Doris , Ali Khakifirooz , Alexander Reznicek
IPC: H01L21/336 , H01L27/088 , H01L21/8234 , H01L29/66 , H01L29/78 , H01L21/28 , H01L29/167 , H01L21/02 , H01L21/84
CPC classification number: H01L27/088 , H01L21/02529 , H01L21/02532 , H01L21/0257 , H01L21/02576 , H01L21/02579 , H01L21/28008 , H01L21/823412 , H01L21/823418 , H01L21/823437 , H01L21/84 , H01L29/167 , H01L29/6653 , H01L29/66545 , H01L29/66606 , H01L29/7834 , H01L29/7848
Abstract: A method including providing a semiconductor substrate including a first semiconductor device and a second semiconductor device, the first and second semiconductor devices including dummy spacers, dummy gates, and extension regions; protecting the second semiconductor device with a mask; removing the dummy spacers from the first semiconductor device; and depositing in-situ doped epitaxial regions on top of the extension regions of the first semiconductor device.
-
29.
公开(公告)号:US09478658B2
公开(公告)日:2016-10-25
申请号:US14717551
申请日:2015-05-20
Applicant: GLOBALFOUNDRIES INC.
Inventor: Kangguo Cheng , Bruce B. Doris , Ali Khakifirooz , Pranita Kulkarni , Ghavam G. Shahidi
IPC: H01L29/10 , H01L29/76 , H01L31/036 , H01L31/112 , H01L29/78 , H01L21/02 , H01L21/265
CPC classification number: H01L29/7847 , H01L21/02532 , H01L21/02664 , H01L21/26506 , H01L29/7841 , H01L29/785
Abstract: A device and method for inducing stress in a semiconductor layer includes providing a substrate having a dielectric layer formed between a first semiconductor layer and a second semiconductor layer and processing the second semiconductor layer to form an amorphized material. A stress layer is deposited on the first semiconductor layer. The wafer is annealed to memorize stress in the second semiconductor layer by recrystallizing the amorphized material.
-
公开(公告)号:US09443948B2
公开(公告)日:2016-09-13
申请号:US14532122
申请日:2014-11-04
Applicant: GlobalFoundries Inc.
Inventor: Kangguo Cheng , Bruce B. Doris , Pouya Hashemi , Ali Khakifirooz , Alexander Reznicek
IPC: H01L21/8238 , H01L29/423 , H01L29/06 , H01L29/66 , H01L51/00 , H01L29/775 , H01L29/49 , H01L29/51
CPC classification number: H01L29/42392 , H01L21/8238 , H01L21/82385 , H01L29/0649 , H01L29/0669 , H01L29/0673 , H01L29/0676 , H01L29/0847 , H01L29/1033 , H01L29/495 , H01L29/4966 , H01L29/4983 , H01L29/51 , H01L29/517 , H01L29/518 , H01L29/66439 , H01L29/66545 , H01L29/775 , H01L29/78603 , H01L29/78606 , H01L29/78696 , H01L51/0048
Abstract: A method for fabricating a semiconductor device comprises forming a nanowire on an insulator layer at a surface of a substrate; forming a dummy gate over a portion of the nanowire and a portion of the insulator layer; forming recesses in the insulator layer on opposing sides of the dummy gate; forming spacers on opposing sides of the dummy gate; forming source regions and drain regions in the recesses in the insulator layer on opposing sides of the dummy gate; depositing an interlayer dielectric on the source regions and the drain regions; removing the dummy gate to form a trench; removing the insulator layer under the nanowire such that a width of the trench underneath the nanowire is equal to or less than a distance between the spacers; and forming a replacement gate in the trench.
-
-
-
-
-
-
-
-
-