-
公开(公告)号:US10354976B2
公开(公告)日:2019-07-16
申请号:US15393068
申请日:2016-12-28
Applicant: Invensas Corporation
Inventor: Min Tao , Hoki Kim , Ashok S. Prabhu , Zhuowen Sun , Wael Zohni , Belgacem Haba
IPC: H01L21/48 , H01L25/065 , H01L21/52 , H01L21/56 , H01L23/31 , H01L23/00 , H01L25/00 , H01L23/528 , H01L25/07 , H01L25/11 , H01L23/538 , H01L25/10 , H01L25/18
Abstract: Dies-on-package devices and methods therefor are disclosed. In a dies-on-package device, a first IC die is surface mount coupled to an upper surface of a package substrate. Conductive lines are coupled to the upper surface of the package substrate in a fan-out region with respect to the first IC die. A molding layer is formed over the upper surface of the package substrate, around sidewall surfaces of the first IC die, and around bases and shafts of the conductive lines. A plurality of second IC dies is located at a same level above an upper surface of the molding layer respectively surface mount coupled to sets of upper portions of the conductive lines. The plurality of second IC dies are respectively coupled to the sets of the conductive lines in middle third portions respectively of the plurality of second IC dies for corresponding fan-in regions thereof.
-
公开(公告)号:US20190027444A1
公开(公告)日:2019-01-24
申请号:US16127110
申请日:2018-09-10
Applicant: Invensas Corporation
Inventor: Abiola Awujoola , Zhuowen Sun , Wael Zohni , Ashok S. Prabhu , Willmar Subido
IPC: H01L23/552 , H01L23/00 , H01L25/065 , H01L25/03 , H01L25/10 , H01L23/498
CPC classification number: H01L23/552 , H01L23/49811 , H01L24/06 , H01L24/13 , H01L24/16 , H01L24/17 , H01L24/29 , H01L24/32 , H01L24/48 , H01L24/49 , H01L24/73 , H01L25/03 , H01L25/0652 , H01L25/0655 , H01L25/0657 , H01L25/105 , H01L2224/04042 , H01L2224/05599 , H01L2224/1134 , H01L2224/12105 , H01L2224/13076 , H01L2224/13082 , H01L2224/131 , H01L2224/16145 , H01L2224/16227 , H01L2224/16265 , H01L2224/17051 , H01L2224/17181 , H01L2224/215 , H01L2224/2919 , H01L2224/32225 , H01L2224/45015 , H01L2224/48105 , H01L2224/48227 , H01L2224/48472 , H01L2224/4942 , H01L2224/73204 , H01L2224/73207 , H01L2224/73227 , H01L2224/73253 , H01L2224/73259 , H01L2224/73265 , H01L2224/73267 , H01L2224/85444 , H01L2224/85455 , H01L2225/06513 , H01L2225/06517 , H01L2225/1023 , H01L2225/1052 , H01L2924/00014 , H01L2924/01322 , H01L2924/1205 , H01L2924/1206 , H01L2924/1207 , H01L2924/181 , H01L2924/19105 , H01L2924/19107 , H01L2924/2075 , H01L2924/20751 , H01L2924/20754 , H01L2924/3025 , H01L2224/45099 , H01L2924/20752 , H01L2924/20753 , H01L2924/20755 , H01L2924/00012 , H01L2924/014 , H01L2924/00
Abstract: Apparatuses relating generally to a microelectronic package having protection from interference are disclosed. In an apparatus thereof, a substrate has an upper surface and a lower surface opposite the upper surface and has a ground plane. A first microelectronic device is coupled to the upper surface of the substrate. Wire bond wires are coupled to the ground plane for conducting the interference thereto and extending away from the upper surface of the substrate. A first portion of the wire bond wires is positioned to provide a shielding region for the first microelectronic device with respect to the interference. A second portion of the wire bond wires is not positioned to provide the shielding region. A second microelectronic device is coupled to the substrate and located outside of the shielding region. A conductive surface is over the first portion of the wire bond wires for covering the shielding region.
-
公开(公告)号:US09991235B2
公开(公告)日:2018-06-05
申请号:US15393119
申请日:2016-12-28
Applicant: Invensas Corporation
Inventor: Min Tao , Hoki Kim , Ashok S. Prabhu , Zhuowen Sun , Wael Zohni , Belgacem Haba
CPC classification number: H01L25/0657 , H01L21/4853 , H01L21/4857 , H01L21/486 , H01L21/52 , H01L21/565 , H01L23/3114 , H01L23/3128 , H01L23/3157 , H01L23/5283 , H01L23/5383 , H01L23/5384 , H01L23/5386 , H01L23/5389 , H01L24/02 , H01L24/09 , H01L24/46 , H01L24/49 , H01L24/83 , H01L25/0652 , H01L25/071 , H01L25/105 , H01L25/112 , H01L25/18 , H01L25/50 , H01L2224/02331 , H01L2224/02379 , H01L2224/0401 , H01L2224/04042 , H01L2224/16225 , H01L2224/16227 , H01L2224/16235 , H01L2224/32225 , H01L2225/06506 , H01L2225/06513 , H01L2225/06517 , H01L2225/06544 , H01L2225/06548 , H01L2225/06555 , H01L2225/06589 , H01L2225/1023 , H01L2225/1035 , H01L2225/1041 , H01L2225/1052 , H01L2225/1058 , H01L2225/1088 , H01L2924/15151 , H01L2924/15192 , H01L2924/15311 , H01L2924/18161 , H01L2924/19107
Abstract: Package-on-package (“PoP”) devices with upper RDLs of WLP (“WLP”) components and methods therefor are disclosed. In a PoP device, a first IC die is surface mount coupled to an upper surface of the package substrate. Conductive lines are coupled to the upper surface of the package substrate in a fan-out region with reference to the first IC. A molding layer is formed over the upper surface of the package substrate. A first and a second WLP microelectronic component is located at a same level above an upper surface of the molding layer respectively surface mount coupled to sets of upper portions of the conductive lines. Each of the first and the second WLP microelectronic components have a second IC die located below a first RDL respectively thereof. A third and a fourth IC die are respectively surface mount coupled over the first and the second WLP microelectronic components.
-
公开(公告)号:US09947618B2
公开(公告)日:2018-04-17
申请号:US15619160
申请日:2017-06-09
Applicant: Invensas Corporation
Inventor: Cyprian Emeka Uzoh , Charles G. Woychik , Arkalgud R. Sitaram , Hong Shen , Zhuowen Sun , Liang Wang , Guilian Gao
IPC: H01L23/04 , H01L23/52 , H01L21/44 , H01L23/522 , H01L49/02 , H01L21/768 , H01L21/8234
CPC classification number: H01L23/5223 , H01L21/76802 , H01L21/76877 , H01L21/823431 , H01L21/823475 , H01L23/5226 , H01L28/60 , H01L2924/0002 , H01L2924/00
Abstract: In a microelectronic component having conductive vias (114) passing through a substrate (104) and protruding above the substrate, conductive features (120E.A, 120E.B) are provided above the substrate that wrap around the conductive vias' protrusions (114′) to form capacitors, electromagnetic shields, and possibly other elements. Other features and embodiments are also provided.
-
公开(公告)号:US09928883B2
公开(公告)日:2018-03-27
申请号:US15595163
申请日:2017-05-15
Applicant: Invensas Corporation
Inventor: Zhuowen Sun , Kyong-Mo Bang , Belgacem Haba , Wael Zohni
IPC: G11C5/06 , G11C8/00 , G11C5/02 , H01L25/065 , G11C11/408
CPC classification number: G11C5/02 , G11C5/025 , G11C5/04 , G11C5/06 , G11C5/063 , G11C8/00 , G11C11/408 , H01L23/3128 , H01L25/0652 , H01L25/0655 , H01L2224/04042 , H01L2224/04105 , H01L2224/06136 , H01L2224/12105 , H01L2224/32145 , H01L2224/4824 , H01L2224/73215 , H01L2225/0651 , H01L2225/06562 , H01L2225/1023 , H01L2225/1058 , H01L2225/107 , H01L2924/1436 , H01L2924/15151 , H01L2924/15311 , H01L2924/157 , H01L2924/15787 , H01L2924/15788 , H01L2924/1579 , H01L2924/18165
Abstract: A microelectronic package can include a substrate having first and second surfaces, first, second, and third microelectronic elements each having a surface facing the first surface, terminals exposed at the second surface, and leads electrically connected between contacts of each microelectronic element and the terminals. The substrate can have first, second, and third spaced-apart apertures having first, second, and third parallel axes extending in directions of the lengths of the apertures. The contacts of the first, second, and third microelectronic elements can be aligned with one of the first, second, or third apertures. The terminals can include first and second sets of first terminals configured to carry address information. The first set can be connected with the first and third microelectronic elements and not with the second microelectronic element, and the second set can be connected with the second microelectronic element and not with the first or third microelectronic elements.
-
公开(公告)号:US20180025987A1
公开(公告)日:2018-01-25
申请号:US15393048
申请日:2016-12-28
Applicant: Invensas Corporation
Inventor: Min Tao , Hoki Kim , Ashok S. Prabhu , Zhuowen Sun , Wael Zohni , Belgacem Haba
CPC classification number: H01L25/0657 , H01L21/4853 , H01L21/4857 , H01L21/486 , H01L21/52 , H01L21/565 , H01L23/3114 , H01L23/3128 , H01L23/3157 , H01L23/5283 , H01L23/5383 , H01L23/5384 , H01L23/5386 , H01L23/5389 , H01L24/02 , H01L24/09 , H01L24/46 , H01L24/49 , H01L24/83 , H01L25/0652 , H01L25/071 , H01L25/105 , H01L25/112 , H01L25/18 , H01L25/50 , H01L2224/02331 , H01L2224/02379 , H01L2224/0401 , H01L2224/04042 , H01L2224/16225 , H01L2224/16227 , H01L2224/16235 , H01L2224/32225 , H01L2225/06506 , H01L2225/06513 , H01L2225/06517 , H01L2225/06544 , H01L2225/06548 , H01L2225/06555 , H01L2225/06589 , H01L2225/1023 , H01L2225/1035 , H01L2225/1041 , H01L2225/1052 , H01L2225/1058 , H01L2225/1088 , H01L2924/15151 , H01L2924/15192 , H01L2924/15311 , H01L2924/18161 , H01L2924/19107
Abstract: Wafer-level packaged components are disclosed. In a wafer-level-packaged, an integrated circuit die has first contacts in an inner third region of a surface of the integrated circuit die. A redistribution layer has second contacts in an inner third region of a first surface of the redistribution layer and third contacts in an outer third region of a second surface of the redistribution layer opposite the first surface thereof. The second contacts of the redistribution layer are coupled for electrical conductivity to the first contacts of the integrated circuit die with the surface of the integrated circuit die face-to-face with the first surface of the redistribution layer. The third contacts are offset from the second contacts for being positioned in a fan-out region for association at least with the outer third region of the second surface of the redistribution layer, the third contacts being surface mount contacts.
-
公开(公告)号:US20170323667A1
公开(公告)日:2017-11-09
申请号:US15595163
申请日:2017-05-15
Applicant: Invensas Corporation
Inventor: Zhuowen Sun , Kyong-Mo Bang , Belgacem Haba , Wael Zohni
IPC: G11C5/02 , H01L25/065 , G11C11/408 , G11C5/06 , G11C8/00
CPC classification number: G11C5/02 , G11C5/025 , G11C5/04 , G11C5/06 , G11C5/063 , G11C8/00 , G11C11/408 , H01L23/3128 , H01L25/0652 , H01L25/0655 , H01L2224/04042 , H01L2224/04105 , H01L2224/06136 , H01L2224/12105 , H01L2224/32145 , H01L2224/4824 , H01L2224/73215 , H01L2225/0651 , H01L2225/06562 , H01L2225/1023 , H01L2225/1058 , H01L2225/107 , H01L2924/1436 , H01L2924/15151 , H01L2924/15311 , H01L2924/157 , H01L2924/15787 , H01L2924/15788 , H01L2924/1579 , H01L2924/18165
Abstract: A microelectronic package can include a substrate having first and second surfaces, first, second, and third microelectronic elements each having a surface facing the first surface, terminals exposed at the second surface, and leads electrically connected between contacts of each microelectronic element and the terminals. The substrate can have first, second, and third spaced-apart apertures having first, second, and third parallel axes extending in directions of the lengths of the apertures. The contacts of the first, second, and third microelectronic elements can be aligned with one of the first, second, or third apertures. The terminals can include first and second sets of first terminals configured to carry address information. The first set can be connected with the first and third microelectronic elements and not with the second microelectronic element, and the second set can be connected with the second microelectronic element and not with the first or third microelectronic elements.
-
公开(公告)号:US09812402B2
公开(公告)日:2017-11-07
申请号:US15344990
申请日:2016-11-07
Applicant: Invensas Corporation
Inventor: Abiola Awujoola , Zhuowen Sun , Wael Zohni , Ashok S. Prabhu , Willmar Subido
IPC: H01L23/552 , H01L23/00 , H01L23/498 , H01L25/065
CPC classification number: H01L23/552 , H01L23/49811 , H01L24/06 , H01L24/13 , H01L24/16 , H01L24/17 , H01L24/29 , H01L24/32 , H01L24/48 , H01L24/49 , H01L24/73 , H01L25/03 , H01L25/0652 , H01L25/0655 , H01L25/0657 , H01L25/105 , H01L2224/04042 , H01L2224/1134 , H01L2224/12105 , H01L2224/13076 , H01L2224/13082 , H01L2224/131 , H01L2224/16145 , H01L2224/16227 , H01L2224/16265 , H01L2224/17051 , H01L2224/17181 , H01L2224/215 , H01L2224/2919 , H01L2224/32225 , H01L2224/45015 , H01L2224/48105 , H01L2224/48227 , H01L2224/48472 , H01L2224/4942 , H01L2224/73204 , H01L2224/73207 , H01L2224/73227 , H01L2224/73253 , H01L2224/73259 , H01L2224/73265 , H01L2224/73267 , H01L2224/85444 , H01L2224/85455 , H01L2225/06513 , H01L2225/06517 , H01L2225/1023 , H01L2225/1052 , H01L2924/00014 , H01L2924/01322 , H01L2924/1205 , H01L2924/1206 , H01L2924/1207 , H01L2924/181 , H01L2924/19105 , H01L2924/19107 , H01L2924/3025 , H01L2224/45099 , H01L2924/2075 , H01L2924/20751 , H01L2924/20752 , H01L2924/20753 , H01L2924/20754 , H01L2924/20755 , H01L2924/00012 , H01L2924/014 , H01L2924/00 , H01L2224/05599
Abstract: Apparatuses relating generally to a microelectronic package having protection from interference are disclosed. In an apparatus thereof, a substrate has an upper surface and a lower surface opposite the upper surface and has a ground plane. A first microelectronic device is coupled to the upper surface of the substrate. Wire bond wires are coupled to the ground plane for conducting the interference thereto and extending away from the upper surface of the substrate. A first portion of the wire bond wires is positioned to provide a shielding region for the first microelectronic device with respect to the interference. A second portion of the wire bond wires is not positioned to provide the shielding region. A second microelectronic device is coupled to the substrate and located outside of the shielding region. A conductive surface is over the first portion of the wire bond wires for covering the shielding region.
-
公开(公告)号:US09691702B2
公开(公告)日:2017-06-27
申请号:US15200554
申请日:2016-07-01
Applicant: Invensas Corporation
Inventor: Cyprian Emeka Uzoh , Charles G. Woychik , Arkalgud R. Sitaram , Hong Shen , Zhuowen Sun , Liang Wang , Guilian Gao
IPC: H01L23/04 , H01L23/52 , H01L21/44 , H01L23/522 , H01L49/02 , H01L21/768 , H01L21/8234
CPC classification number: H01L23/5223 , H01L21/76802 , H01L21/76877 , H01L21/823431 , H01L21/823475 , H01L23/5226 , H01L28/60 , H01L2924/0002 , H01L2924/00
Abstract: In a microelectronic component having conductive vias (114) passing through a substrate (104) and protruding above the substrate, conductive features (120E.A, 120E.B) are provided above the substrate that wrap around the conductive vias' protrusions (114′) to form capacitors, electromagnetic shields, and possibly other elements. Other features and embodiments are also provided.
-
公开(公告)号:US09679613B1
公开(公告)日:2017-06-13
申请号:US15148726
申请日:2016-05-06
Applicant: Invensas Corporation
Inventor: Zhuowen Sun , Kyong-Mo Bang , Belgacem Haba , Wael Zohni
IPC: G11C5/06 , G11C8/00 , G11C5/02 , H01L25/065 , G11C11/408
CPC classification number: G11C5/02 , G11C5/025 , G11C5/04 , G11C5/06 , G11C5/063 , G11C8/00 , G11C11/408 , H01L23/3128 , H01L25/0652 , H01L25/0655 , H01L2224/04042 , H01L2224/04105 , H01L2224/06136 , H01L2224/12105 , H01L2224/32145 , H01L2224/4824 , H01L2224/73215 , H01L2225/0651 , H01L2225/06562 , H01L2225/1023 , H01L2225/1058 , H01L2225/107 , H01L2924/1436 , H01L2924/15151 , H01L2924/15311 , H01L2924/157 , H01L2924/15787 , H01L2924/15788 , H01L2924/1579 , H01L2924/18165
Abstract: A microelectronic package can include a substrate having first and second surfaces, first, second, and third microelectronic elements each having a surface facing the first surface, terminals exposed at the second surface, and leads electrically connected between contacts of each microelectronic element and the terminals. The substrate can have first, second, and third spaced-apart apertures having first, second, and third parallel axes extending in directions of the lengths of the apertures. The contacts of the first, second, and third microelectronic elements can be aligned with one of the first, second, or third apertures. The terminals can include first and second sets of first terminals configured to carry address information. The first set can be connected with the first and third microelectronic elements and not with the second microelectronic element, and the second set can be connected with the second microelectronic element and not with the first or third microelectronic elements.
-
-
-
-
-
-
-
-
-