RESISTIVE LADDER
    471.
    发明申请
    RESISTIVE LADDER 有权
    电阻梯

    公开(公告)号:US20150109057A1

    公开(公告)日:2015-04-23

    申请号:US14515342

    申请日:2014-10-15

    Inventor: Emmanuel Rouat

    Abstract: A resistive ladder has first, second and third resistors coupled in series between first and second voltage terminals. A first node of the first resistor is coupled to the first voltage terminal and a first node of the third resistor is coupled to the second voltage terminal. A voltage selection unit has a first input coupled to a first node of the second resistor and a second input coupled to a second node of the second resistor and is adapted to selectively couple one of the first and second inputs to an output node of said resistive ladder. The resistive ladder also includes a first switch coupled between a second node of the third resistor and the second voltage terminal.

    Abstract translation: 电阻梯具有在第一和第二电压端子之间串联耦合的第一,第二和第三电阻器。 第一电阻器的第一节点耦合到第一电压端子,并且第三电阻器的第一节点耦合到第二电压端子。 电压选择单元具有耦合到第二电阻器的第一节点的第一输入和耦合到第二电阻器的第二节点的第二输入,并且适于选择性地将第一和第二输入中的一个耦合到所述电阻的输出节点 阶梯。 电阻梯还包括耦合在第三电阻器的第二节点和第二电压端子之间的第一开关。

    Circuit and method for signal conversion
    472.
    发明授权
    Circuit and method for signal conversion 有权
    电路和信号转换方法

    公开(公告)号:US09000964B2

    公开(公告)日:2015-04-07

    申请号:US14294300

    申请日:2014-06-03

    Abstract: The invention concerns a circuit comprising: a first transistor (202) having a first main current node coupled to a first voltage signal (CNVDD), a control node coupled to a second voltage signal (CPVDD) and a second main current node coupled to an output node (206) of the circuit; a second transistor (204) having a first main current node coupled to a third voltage signal (CNGND), a control node coupled to a fourth voltage signal (CPGND) and a second main current node coupled to said output node of the circuit; and circuitry (210, 212) adapted to generate said first, second, third and fourth voltage signals based on a pair of differential input signals (CP, CN), wherein said first and second voltage signals are both referenced to a first supply voltage (VDD) and wherein said third and fourth voltage signals are both referenced to a second supply voltage (GND).

    Abstract translation: 本发明涉及一种电路,包括:具有耦合到第一电压信号(CNVDD)的第一主电流节点的第一晶体管(202),耦合到第二电压信号(CPVDD)的控制节点和耦合到第一电流信号 输出节点(206); 第二晶体管(204),其具有耦合到第三电压信号(CNGND)的第一主电流节点,耦合到第四电压信号(CPGND)的控制节点和耦合到所述电路的所述输出节点的第二主电流节点; 以及适于基于一对差分输入信号(CP,CN)产生所述第一,第二,第三和第四电压信号的电路(210,212),其中所述第一和第二电压信号都参考第一电源电压 VDD),并且其中所述第三和第四电压信号都参考第二电源电压(GND)。

    Method of making a transistor
    474.
    发明授权
    Method of making a transistor 有权
    制造晶体管的方法

    公开(公告)号:US08980702B2

    公开(公告)日:2015-03-17

    申请号:US14177614

    申请日:2014-02-11

    Abstract: A method for manufacturing a transistor includes forming a stack of semiconductor on insulator type layers including at least one substrate, surmounted by a first insulating layer and an active layer to form a channel for the transistor; forming a gate stack on the active layer; producing a source and a drain including forming, on either side of the gate stack, cavities by at least one step of etching the active layer, the first insulating layer, and part of the substrate selectively to the gate stack to remove the active layer, the first insulating layer, and a portion of the substrate outside regions situated below the gate stack; forming a second insulating layer on the bared surfaces of the substrate, to form a continuous insulating layer with the first insulating layer; baring of the lateral ends of the channel; and the filling of the cavities by epitaxy.

    Abstract translation: 一种制造晶体管的方法,包括:形成绝缘体上半导体层的叠层,其包括至少一个衬底,其被第一绝缘层和有源层所覆盖以形成晶体管的沟道; 在有源层上形成栅叠层; 产生源极和漏极,包括在栅叠层的任一侧通过至少一个步骤,至少一个步骤,将有源层,第一绝缘层和衬底的一部分选择性地栅极堆叠以形成去除有源层, 所述第一绝缘层和位于所述栅叠层下方的所述衬底外部区域的一部分; 在所述基板的裸露表面上形成第二绝缘层,以形成具有所述第一绝缘层的连续绝缘层; 通道的横向端部露出; 并通过外延填充空腔。

    Dual clock edge triggered memory
    477.
    发明授权
    Dual clock edge triggered memory 有权
    双时钟边沿触发内存

    公开(公告)号:US08913457B2

    公开(公告)日:2014-12-16

    申请号:US14271165

    申请日:2014-05-06

    CPC classification number: G11C8/18 G11C7/1072 G11C7/22 G11C7/222

    Abstract: Memory circuitry includes memory components operable in response to first edges of an internal clock. The memory circuitry also includes internal clock generating circuitry to generate the internal clock in response to a system clock. The first edges of the internal clock are generated in response to both a rising and a falling edge of the system clock.

    Abstract translation: 存储器电路包括响应于内部时钟的第一边缘可操作的存储器组件。 存储电路还包括响应系统时钟产生内部时钟的内部时钟产生电路。 响应于系统时钟的上升沿和下降沿都产生内部时钟的第一个边沿。

    INTEGRATED HALL EFFECT SENSOR
    478.
    发明申请
    INTEGRATED HALL EFFECT SENSOR 有权
    集成霍尔效应传感器

    公开(公告)号:US20140354276A1

    公开(公告)日:2014-12-04

    申请号:US14286431

    申请日:2014-05-23

    CPC classification number: G01R33/072 H01L43/04 H01L43/065

    Abstract: The generation of a Hall voltage within a semiconductor film of an integrated Hall effect sensor uses the flow of a current within the semiconductor film when subjected to a magnetic field. The film is disposed on top of an insulating layer, referred to as buried layer, which is itself disposed on top of a carrier substrate containing a buried electrode that is situated under the insulating layer. A biasing voltage is applied to the buried electrode.

    Abstract translation: 集成的霍尔效应传感器的半导体膜内的霍尔电压的产生在受到磁场时使用半导体膜内的电流的流动。 膜被设置在绝缘层的顶部,被称为掩埋层,其本身设置在包含位于绝缘层下方的掩埋电极的载体衬底的顶部上。 偏置电压施加到埋入电极。

    STATIC ELECTRO-OPTICAL PHASE SHIFTER HAVING A DUAL PIN JUNCTION
    479.
    发明申请
    STATIC ELECTRO-OPTICAL PHASE SHIFTER HAVING A DUAL PIN JUNCTION 有权
    具有双引脚连接的静电电光相变器

    公开(公告)号:US20140341498A1

    公开(公告)日:2014-11-20

    申请号:US14271641

    申请日:2014-05-07

    Abstract: A semiconductor electro-optical phase shifter may include a first optical action zone having a minimum doping level, a first lateral zone and a central zone flanking the first optical action zone along a first axis, doped respectively at first and second conductivity types so as to form a P-I-N junction between the first lateral zone and the central zone. The phase shifter may include a second optical action zone having a threshold doping level, and a second lateral zone flanking the second optical action zone with the central zone along the first axis doped at the first conductivity type so as to form a P-I-N junction between the second lateral zone and the central zone.

    Abstract translation: 半导体电光移相器可以包括分别以第一和第二导电类型掺杂的具有最小掺杂水平的第一光学作用区域,第一横向区域和沿着第一轴线的第一光学作用区域的侧面的中心区域,以便 在第一侧向区域和中心区域之间形成PIN结。 移相器可以包括具有阈值掺杂水平的第二光学作用区域和位于第二光学作用区域的第二侧向区域,其中中心区域沿着以第一导电类型掺杂的第一轴线形成PIN结, 第二横向区域和中心区域。

    Bidirectional Semiconductor Device for Protection against Electrostatic Discharges
    480.
    发明申请
    Bidirectional Semiconductor Device for Protection against Electrostatic Discharges 有权
    用于防止静电放电的双向半导体器件

    公开(公告)号:US20140197448A1

    公开(公告)日:2014-07-17

    申请号:US14155891

    申请日:2014-01-15

    Abstract: An integrated circuit is produced on a bulk semiconductor substrate in a given CMOS technology and includes a semiconductor device for protection against electrostatic discharges. The semiconductor device has a doublet of floating-gate thyristors coupled in parallel and head-to-tail. Each thyristor has a pair of electrode regions. The two thyristors respectively have two separate gates and a common semiconductor gate region. The product of the current gains of the two transistors of each thyristor is greater than 1. Each electrode region of at least one of the thyristors has a dimension, measured perpendicularly to the spacing direction of the two electrodes of the corresponding pair, which is adjusted so as to impart to the thyristor an intrinsic triggering voltage less than the breakdown voltage of a transistor to be protected, and produced in the CMOS technology.

    Abstract translation: 在给定的CMOS技术中在体半导体衬底上制造集成电路,并且包括用于防止静电放电的半导体器件。 半导体器件具有并联和头对尾耦合的双栅极晶闸管。 每个晶闸管都有一对电极区域。 两个晶闸管分别具有两个单独的栅极和公共半导体栅极区域。 每个晶闸管的两个晶体管的电流增益的乘积大于1.至少一个晶闸管的每个电极区域具有垂直于相应对的两个电极的间隔方向测量的尺寸,该尺寸被调整 以便使可控硅的本征触发电压小于要保护的晶体管的击穿电压,并且在CMOS技术中产生。

Patent Agency Ranking