-
公开(公告)号:US20200312771A1
公开(公告)日:2020-10-01
申请号:US16366661
申请日:2019-03-27
Applicant: Intel Corporation
Inventor: Bai NIE , Gang DUAN , Srinivas PIETAMBARAM , Jesse JONES , Yosuke KANAOKA , Hongxia FENG , Dingying XU , Rahul MANEPALLI , Sameer PAITAL , Kristof DARMAWIKARTA , Yonggang LI , Meizi JIAO , Chong ZHANG , Matthew TINGEY , Jung Kyu HAN , Haobo CHEN
Abstract: A die assembly is disclosed. The die assembly includes a die, one or more die pads on a first surface of the die and a die attach film on the die where the die attach film includes one or more openings that expose the one or more die pads and that extend to one or more edges of the die.
-
公开(公告)号:US20200258847A1
公开(公告)日:2020-08-13
申请号:US16274086
申请日:2019-02-12
Applicant: Intel Corporation
Inventor: Srinivas PIETAMBARAM , Gang DUAN , Deepak KULKARNI , Rahul MANEPALLI , Xiaoying GUO
IPC: H01L23/00 , H01L23/31 , H01L23/538 , H01L21/48 , H01L21/56
Abstract: Embodiments disclosed herein include electronic packages and methods of forming such electronic packages. In an embodiment, the electronic package comprises a mold layer having a first surface and a second surface opposite the first surface, and a plurality of first dies embedded in the mold layer. In an embodiment, each of the plurality of first dies has a surface that is substantially coplanar with the first surface of the mold layer. In an embodiment, the electronic package further comprises a second die embedded in the mold layer. In an embodiment, the second die is positioned between the plurality of first dies and the second surface of the mold layer.
-
公开(公告)号:US20250106983A1
公开(公告)日:2025-03-27
申请号:US18373457
申请日:2023-09-27
Applicant: Intel Corporation
Inventor: Bohan SHAN , Kyle ARRINGTON , Dingying David XU , Ziyin LIN , Timothy GOSSELIN , Elah BOZORG-GRAYELI , Aravindha ANTONISWAMY , Wei LI , Haobo CHEN , Yiqun BAI , Jose WAIMIN , Ryan CARRAZZONE , Hongxia FENG , Srinivas Venkata Ramanuja PIETAMBARAM , Gang DUAN , Bin MU , Mohit GUPTA , Jeremy D. ECTON , Brandon C. MARIN , Xiaoying GUO , Ashay DANI
Abstract: Embodiments disclosed herein include glass core package substrates with a stiffener. In an embodiment, an apparatus comprises a substrate with a first layer with a first width, where the first layer is a glass layer, a second layer under the first layer, where the second layer has a second width that is smaller than the first width, and a third layer over the first layer, where the third layer has a third width that is smaller than the first width. In an embodiment, the apparatus further comprises a metallic structure with a first portion and a second portion, where the first portion is over a top surface of the substrate and the second portion extends away from the first portion and covers at least a sidewall of the first layer.
-
公开(公告)号:US20250105119A1
公开(公告)日:2025-03-27
申请号:US18373848
申请日:2023-09-27
Applicant: Intel Corporation
Inventor: Yuqin LI , Jesse JONES , Sandrine LTEIF , Srinivas V. PIETAMBARAM , Suresh Tanaji NARUTE , Pramod MALATKAR , Gang DUAN , Khaled AHMED
IPC: H01L23/498 , H01L21/48 , H01L23/00 , H01L23/15
Abstract: Embodiments disclosed herein include glass cores with vias that are lined by a self-healing liner. In an embodiment, an apparatus comprises a substrate that comprises a solid glass layer with an opening through a thickness of the substrate. In an embodiment, a liner is in contact with a sidewall of the opening, where the liner comprises a polymer matrix with capsules distributed through the polymer matrix. In an embodiment, each capsule comprises a shell, and a core within the shell. In an embodiment, the core comprises an organic material. In an embodiment, a via is in the opening and in contact with the liner, and the via is electrically conductive.
-
公开(公告)号:US20240332125A1
公开(公告)日:2024-10-03
申请号:US18128848
申请日:2023-03-30
Applicant: Intel Corporation
Inventor: Kyle ARRINGTON , Clay ARRINGTON , Bohan SHAN , Haobo CHEN , Srinivas V. PIETAMBARAM , Gang DUAN , Ziyin LIN , Hongxia FENG , Yiqun BAI , Xiaoying GUO , Dingying XU , Bai NIE
IPC: H01L23/373 , H01L21/48 , H01L23/24 , H01L23/498
CPC classification number: H01L23/3737 , H01L21/4857 , H01L21/486 , H01L23/24 , H01L23/49822 , H01L23/49827
Abstract: Embodiments disclosed herein include a package substrate. In an embodiment, the package substrate comprises a first layer and a second layer over the first layer. In an embodiment, the second layer comprises a dielectric material including sulfur. In an embodiment, fillers are within the second layer. In an embodiment, the fillers have a volume fraction that is less than approximately 0.2.
-
66.
公开(公告)号:US20240234225A1
公开(公告)日:2024-07-11
申请号:US18611534
申请日:2024-03-20
Applicant: Intel Corporation
Inventor: Srinivas PIETAMBARAM , Robert L. SANKMAN , Rahul MANEPALLI , Gang DUAN , Debendra MALLIK
IPC: H01L23/15 , H01L23/31 , H01L23/495 , H01L23/498 , H01L23/538
CPC classification number: H01L23/15 , H01L23/3121 , H01L23/49503 , H01L23/49827 , H01L23/5381
Abstract: Embodiments disclosed herein include electronic packages and methods of forming such packages. In an embodiment, the electronic package comprises a glass substrate, with a plurality of first pads on a first surface of the glass substrate, a plurality of second pads on a second surface of the glass substrate that is opposite from the first surface, a plurality of through glass vias (TGVs), wherein each TGV electrically couples a first pad to a second pad, wherein the plurality of first pads have a first pitch, and wherein the plurality of second pads have a second pitch that is greater than the first pitch, a bridge substrate over the glass substrate, a first die electrically coupled to first pads and the bridge substrate, and a second die electrically coupled to first pads and the bridge substrate, wherein the bridge substrate electrically couples the first die to the second die.
-
67.
公开(公告)号:US20240213111A1
公开(公告)日:2024-06-27
申请号:US18088360
申请日:2022-12-23
Applicant: Intel Corporation
Inventor: Mohammad Mamunur RAHMAN , Je-Young CHANG , Jeremy D. ECTON , Rahul N. MANEPALLI , Srinivas V. PIETAMBARAM , Gang DUAN , Brandon C. MARIN , Suddhasattwa NAD
IPC: H01L23/367 , G06F1/20 , H01L23/15 , H01L23/427 , H01L23/473 , H01L23/498
CPC classification number: H01L23/367 , G06F1/20 , H01L23/15 , H01L23/427 , H01L23/473 , H01L23/49816
Abstract: Embodiments disclosed herein include electronic packages. In an embodiment, the electronic package comprises a core with a first surface and a second surface opposite from the first surface, and where the core comprises glass. In an embodiment, a channel is disposed into the first surface of the core, and a lid is provided over the channel. In an embodiment, the lid seals the channel between a first end and a second end of the channel.
-
公开(公告)号:US20240186263A1
公开(公告)日:2024-06-06
申请号:US18060574
申请日:2022-12-01
Applicant: Intel Corporation
Inventor: Hong Seung YEON , Liang HE , Whitney BRYKS , Jung Kyu HAN , Gang DUAN
IPC: H01L23/00
CPC classification number: H01L23/562 , H01L24/13 , H01L2224/32225 , H01L2924/3511
Abstract: The present disclosure is directed to a semiconductor carrier platform having a support panel with a top surface and a bottom surface, with the top surface providing a working surface for assembling IC packages using panel-level packaging technology. In an aspect, a backside molding layer may be positioned on the bottom surface of the support panel to prevent or correct any panel warpage. In another aspect, a removable film may be positioned between the bottom surface of the support panel and the backside molding layer to allow the support panel to be readily cleaned and reused.
-
公开(公告)号:US20240178119A1
公开(公告)日:2024-05-30
申请号:US18071116
申请日:2022-11-29
Applicant: Intel Corporation
Inventor: Mohammad Mamunur RAHMAN , Jeremy D. ECTON , Gang DUAN
IPC: H01L23/498 , H01L23/00 , H01L23/13 , H01L23/15 , H01L23/538
CPC classification number: H01L23/49838 , H01L23/13 , H01L23/15 , H01L23/49822 , H01L23/49866 , H01L23/5381 , H01L24/13 , H01L24/16 , H01L24/17 , H01L23/49816 , H01L23/49833 , H01L23/5385 , H01L2224/13111 , H01L2224/1601 , H01L2224/16055 , H01L2224/16058 , H01L2224/16059 , H01L2224/16227 , H01L2224/1703 , H01L2224/17055 , H01L2224/17152 , H01L2224/17153 , H01L2924/37001
Abstract: Embodiments disclosed herein include an interconnect. In an embodiment, the interconnect comprises a substrate and a pad over the substrate. In an embodiment, a hole is provided through the pad. In an embodiment, the hole exposes a portion of the substrate. In an embodiment, a solder is provided over the pad, and the solder bridges across the hole through the pad.
-
公开(公告)号:US20240153837A1
公开(公告)日:2024-05-09
申请号:US17983226
申请日:2022-11-08
Applicant: Intel Corporation
Inventor: Ziyin LIN , Vipul MEHTA , Jonas CROISSANT , Jigneshkumar PATEL , Dingying XU , Gang DUAN , Aditya Sumanth YERRAMILLI , Suriyakala RAMALINGAM , Xavier BRUN
IPC: H01L23/31 , H01L23/498 , H01L25/18
CPC classification number: H01L23/3157 , H01L23/49811 , H01L25/18 , H01L24/32 , H01L2224/32225
Abstract: Embodiments disclosed herein include electronic packages. In an embodiment, the electronic package comprises a die, and an array of pillars adjacent to the die. In an embodiment, the electronic package further comprises an underfill under the die, where an edge of the underfill is between an inner column of pillars in the array of pillars and an outer edge of the die, and where the edge of the underfill has a height that is less than a maximum height of the underfill.
-
-
-
-
-
-
-
-
-