Stress Balance Layer on Semiconductor Wafer Backside
    2.
    发明申请
    Stress Balance Layer on Semiconductor Wafer Backside 审中-公开
    半导体晶片背面的应力平衡层

    公开(公告)号:US20100314725A1

    公开(公告)日:2010-12-16

    申请号:US12483759

    申请日:2009-06-12

    摘要: A semiconductor component (such as a semiconductor wafer or semiconductor die) includes a substrate having a front side and a back side. The semiconductor die/wafer also includes a stress balance layer on the back side of the substrate. An active layer deposited on the front side of the substrate creates an unbalanced stress in the semiconductor wafer/die. The stress balance layer balances stress in the semiconductor wafer/die. The stress in the stress balance layer approximately equals the stress in the active layer. Balancing stress in the semiconductor component prevents warpage of the semiconductor wafer/die.

    摘要翻译: 半导体元件(例如半导体晶片或半导体晶片)包括具有正面和背面的基板。 半导体管芯/晶片还包括在衬底背面的应力平衡层。 沉积在基板的正面上的有源层在半导体晶片/管芯中产生不平衡的应力。 应力平衡层平衡半导体晶片/模具中的应力。 应力平衡层中的应力大致等于有源层中的应力。 在半导体部件中平衡应力可以防止半导体晶片/裸片翘曲。

    Interconnect sensor for detecting delamination
    7.
    发明授权
    Interconnect sensor for detecting delamination 失效
    用于检测分层的互连传感器

    公开(公告)号:US08618539B2

    公开(公告)日:2013-12-31

    申请号:US12613444

    申请日:2009-11-05

    IPC分类号: H01L23/48

    摘要: An interconnect sensor for detecting delamination due to coefficient of thermal expansion mismatch and/or mechanical stress. The sensor comprises a conductive path that includes a via disposed between two back end of line metal layers separated by a dielectric. The via is coupled between a first probe structure and a second probe structure and mechanically coupled to a stress inducing structure. The via is configured to alter the conductive path in response to mechanical stress caused by the stress inducing structure. The stress inducing structure can be a through silicon via or a solder ball. The dielectric material can be a low-k dielectric material. In another embodiment, a method of forming an interconnect sensor is provided for detecting delamination.

    摘要翻译: 用于检测由于热膨胀失配系数和/或机械应力引起的分层的互连传感器。 该传感器包括导电路径,该导电路径包括通过电介质隔开的线金属层的两个后端之间的通孔。 通孔耦合在第一探针结构和第二探针结构之间,并机械耦合到应力诱导结构。 通孔配置成响应于由应力诱导结构引起的机械应力而改变导电路径。 应力诱导结构可以是硅通孔或焊球。 介电材料可以是低k电介质材料。 在另一个实施例中,提供形成互连传感器的方法用于检测分层。

    Interconnect Sensor for Detecting Delamination
    10.
    发明申请
    Interconnect Sensor for Detecting Delamination 失效
    用于检测分层的互连传感器

    公开(公告)号:US20110101347A1

    公开(公告)日:2011-05-05

    申请号:US12613444

    申请日:2009-11-05

    IPC分类号: H01L23/48 H01L21/768

    摘要: An interconnect sensor for detecting delamination due to coefficient of thermal expansion mismatch and/or mechanical stress. The sensor comprises a conductive path that includes a via disposed between two back end of line metal layers separated by a dielectric. The via is coupled between a first probe structure and a second probe structure and mechanically coupled to a stress inducing structure. The via is configured to alter the conductive path in response to mechanical stress caused by the stress inducing structure. The stress inducing structure can be a through silicon via or a solder ball. The dielectric material can be a low-k dielectric material. In another embodiment, a method of forming an interconnect sensor is provided for detecting delamination.

    摘要翻译: 用于检测由于热膨胀失配系数和/或机械应力引起的分层的互连传感器。 该传感器包括导电路径,该导电路径包括通过电介质隔开的线金属层的两个后端之间的通孔。 通孔耦合在第一探针结构和第二探针结构之间,并机械耦合到应力诱导结构。 通孔配置成响应于由应力诱导结构引起的机械应力而改变导电路径。 应力诱导结构可以是硅通孔或焊球。 介电材料可以是低k电介质材料。 在另一个实施例中,提供形成互连传感器的方法用于检测分层。