Circuit board and method for manufaturing thereof
    13.
    发明申请
    Circuit board and method for manufaturing thereof 有权
    电路板及其制造方法

    公开(公告)号:US20080264676A1

    公开(公告)日:2008-10-30

    申请号:US11976207

    申请日:2007-10-22

    IPC分类号: H05K1/00

    摘要: A method of manufacturing a circuit board that includes: forming a conductive relievo pattern, including a first plating layer, a first metal layer, and a second plating layer stacked sequentially in correspondence with a first circuit pattern, on a seed layer stacked on a carrier; stacking and pressing together the carrier and an insulator, such that a surface of the carrier having the conductive relievo pattern faces the insulator; transcribing the conductive relievo pattern into the insulator by removing the carrier; forming a conduction pattern, including a third plating layer and a second metal layer stacked sequentially in correspondence with a second circuit pattern, on the surface of the insulator having the conductive relievo pattern transcribed; removing the first plating layer and seed layer; and removing the first and second metal layers, can provide a circuit board that has high-density circuit patterns without an increased amount of insulator.

    摘要翻译: 一种电路板的制造方法,其特征在于,包括:在堆叠在载体上的种子层上,形成导电消除图案,所述导电解像图案包括依次与第一电路图案对应地层叠的第一镀层,第一金属层和第二镀层 ; 将载体和绝缘体堆叠并压在一起,使得具有导电缓冲图案的载体的表面面向绝缘体; 通过移除载体将导电释放图案转印到绝缘体中; 在具有转印的导电消除图案的绝缘体的表面上形成包括与第二电路图案顺序堆叠的第三镀层和第二金属层的导电图案; 去除第一镀层和籽晶层; 并且去除第一和第二金属层可以提供具有高密度电路图案而不增加绝缘体量的电路板。

    Buried pattern substrate and manufacturing method thereof
    14.
    发明申请
    Buried pattern substrate and manufacturing method thereof 审中-公开
    埋地图案基板及其制造方法

    公开(公告)号:US20080009128A1

    公开(公告)日:2008-01-10

    申请号:US11708339

    申请日:2007-02-21

    IPC分类号: H01L21/44

    摘要: A buried pattern substrate and a manufacturing method thereof are disclosed. A method of manufacturing a buried pattern substrate having a circuit pattern formed on a surface, in which the circuit pattern is connected electrically by a stud bump, includes (a) forming the circuit pattern and the stud bump by depositing a plating layer selectively on a seed layer of a carrier film, where the seed layer is laminated on a surface of the carrier film, (b) laminating and pressing the carrier film on an insulation layer such that the circuit pattern and the stud bump face the insulation layer, and (c) removing the carrier film and the seed layer, allows the circuit interconnection to be realized using a copper (Cu) stud bump, so that a drilling process for interconnection is unnecessary, the degree of freedom for circuit design is improved, a via land is made unnecessary and the size of a via is small, to allow higher density in a circuit.

    摘要翻译: 公开了掩埋图案基板及其制造方法。 一种制造埋设图形衬底的方法,其中电路图案形成在电路图形通过柱形凸块电连接的表面上,包括:(a)通过在 晶种层层叠在载体膜的表面上的载体膜的种子层,(b)在绝缘层上层叠压制载体膜,使得电路图案和柱状凸块面向绝缘层,和 c)去除载体膜和种子层,允许使用铜(Cu)柱状凸块实现电路互连,使得不需要用于互连的钻孔工艺,提高了电路设计的自由度,通孔焊盘 不必要,并且通孔的尺寸小,以允许电路中的较高密度。

    Manufacturing method of a package substrate
    19.
    发明申请
    Manufacturing method of a package substrate 审中-公开
    封装衬底的制造方法

    公开(公告)号:US20070281390A1

    公开(公告)日:2007-12-06

    申请号:US11727852

    申请日:2007-03-28

    IPC分类号: H01L21/00

    摘要: The present invention relates to a manufacturing method of a package substrate. A manufacturing method of a package substrate for mounting an electric component by connecting electrodes of the electric component to bonding pads, includes: manufacturing a buried pattern substrate having a circuit pattern and bonding pads buried in an insulating layer and having a seed layer laminated on the insulating layer, laminating a dry film onto the seed layer and removing the seed layer and the dry film of the upper side of the bonding pads, performing surface-treatment using the remaining seed layer as a plating lead; and removing the remaining seed layer and the dry film such that the circuit pattern is exposed.

    摘要翻译: 本发明涉及封装基板的制造方法。 一种用于通过将电气部件的电极连接到接合焊盘来安装电气部件的封装基板的制造方法,包括:制造具有电路图案的掩埋图案基板和埋在绝缘层中并具有层叠在所述绝缘层上的种子层的接合焊盘 绝缘层,将干膜层压到种子层上,去除接合焊盘的上侧的种子层和干膜,使用剩余的种子层作为电镀引线进行表面处理; 并且除去剩余的种子层和干膜,使得电路图案被暴露。