-
公开(公告)号:US10297550B2
公开(公告)日:2019-05-21
申请号:US12774558
申请日:2010-05-05
Applicant: Hsien-Pin Hu , Chen-Hua Yu , Ming-Fa Chen , Jing-Cheng Lin , Jiun Ren Lai , Yung-Chi Lin
Inventor: Hsien-Pin Hu , Chen-Hua Yu , Ming-Fa Chen , Jing-Cheng Lin , Jiun Ren Lai , Yung-Chi Lin
IPC: H01L23/538 , H01L23/488 , H01L21/56 , H01L21/683 , H01L23/14 , H01L23/31 , H01L23/498 , H01L23/00 , H01L25/065
Abstract: A device includes an interposer, which includes a substrate having a top surface. An interconnect structure is formed over the top surface of the substrate, wherein the interconnect structure includes at least one dielectric layer, and metal features in the at least one dielectric layer. A plurality of through-substrate vias (TSVs) is in the substrate and electrically coupled to the interconnect structure. A first die is over and bonded onto the interposer. A second die is bonded onto the interposer, wherein the second die is under the interconnect structure.
-
公开(公告)号:US09418876B2
公开(公告)日:2016-08-16
申请号:US13224575
申请日:2011-09-02
Applicant: Jing-Cheng Lin , Weng-Jin Wu , Shih Ting Lin , Cheng-Lin Huang , Szu Wei Lu , Shin-Puu Jeng , Chen-Hua Yu
Inventor: Jing-Cheng Lin , Weng-Jin Wu , Shih Ting Lin , Cheng-Lin Huang , Szu Wei Lu , Shin-Puu Jeng , Chen-Hua Yu
IPC: H01L21/00 , H01L21/56 , H01L21/683 , H01L25/065 , H01L23/00
CPC classification number: H01L21/78 , H01L21/561 , H01L21/563 , H01L21/568 , H01L21/6835 , H01L21/6836 , H01L24/16 , H01L25/0652 , H01L2221/68327 , H01L2224/16235 , H01L2224/73204 , H01L2224/81005 , H01L2224/81193 , H01L2224/97 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2224/81
Abstract: A method of fabricating a three-dimensional integrated circuit comprises attaching a wafer to a carrier, mounting a plurality of semiconductor dies on top of the wafer to form a wafer stack. The method further comprises forming a molding compound layer on top of the wafer, attaching the wafer stack to a tape frame and dicing the wafer stack to separate the wafer stack into a plurality of individual packages.
Abstract translation: 制造三维集成电路的方法包括将晶片附着到载体上,将多个半导体管芯安装在晶片的顶部上以形成晶片堆叠。 该方法还包括在晶片的顶部上形成模塑复合层,将晶片堆叠连接到胶带框架上,并切割晶片堆叠以将晶片堆叠分离成多个单独的封装。
-
公开(公告)号:US09293366B2
公开(公告)日:2016-03-22
申请号:US12769251
申请日:2010-04-28
Applicant: Jing-Cheng Lin , Ku-Feng Yang
Inventor: Jing-Cheng Lin , Ku-Feng Yang
IPC: H01L29/40 , H01L21/768 , H01L23/498 , H01L23/00
CPC classification number: H01L23/481 , H01L21/76816 , H01L21/76879 , H01L21/76898 , H01L23/49827 , H01L23/5226 , H01L24/05 , H01L24/13 , H01L24/14 , H01L2224/0401 , H01L2224/05572 , H01L2224/13025 , H01L2224/13144 , H01L2224/13147 , H01L2224/13155 , H01L2224/14181 , H01L2224/73204 , H01L2924/0002 , H01L2924/01019 , H01L2924/10253 , H01L2924/10271 , H01L2924/10329 , H01L2924/14 , H01L2224/05552
Abstract: A device includes a substrate, and a plurality of dielectric layers over the substrate. A plurality of metallization layers is formed in the plurality of dielectric layers, wherein at least one of the plurality of metallization layers comprises a metal pad. A through-substrate via (TSV) extends from the top level of the plurality of the dielectric layers to a bottom surface of the substrate. A deep conductive via extends from the top level of the plurality of dielectric layers to land on the metal pad. A metal line is formed over the top level of the plurality of dielectric layers and interconnecting the TSV and the deep conductive via.
Abstract translation: 一种器件包括衬底和在衬底上的多个电介质层。 多个金属化层形成在多个电介质层中,其中多个金属化层中的至少一个包括金属焊盘。 贯穿衬底通孔(TSV)从多个电介质层的顶层延伸到衬底的底表面。 深导电通孔从多个电介质层的顶层延伸到金属焊盘上。 金属线形成在多个电介质层的顶层上并且互连TSV和深导电通孔。
-
公开(公告)号:US09153462B2
公开(公告)日:2015-10-06
申请号:US12964097
申请日:2010-12-09
Applicant: Yu-Liang Lin , Weng-Jin Wu , Jing-Cheng Lin , Wen-Chih Chiou
Inventor: Yu-Liang Lin , Weng-Jin Wu , Jing-Cheng Lin , Wen-Chih Chiou
IPC: H01L21/687 , H01L21/67
CPC classification number: H01L21/67051 , H01L21/68728
Abstract: A device and system for thin wafer cleaning is disclosed. A preferred embodiment comprises a spin chuck having at least three holding clamps. A thin wafer with a wafer frame is mounted on the spin chuck through a tape layer. When the holding clamps are unlocked, there is no interference with the removal and placement of the wafer frame. On the other hand, when the holding clamps are locked, the holding clamps are brought into contact with the outer edge of the wafer frame so as to prevent the wafer frame from moving laterally. Furthermore, the shape of the holding clamps in a locked position is capable of preventing the wafer frame from moving vertically.
Abstract translation: 公开了用于薄晶片清洁的装置和系统。 优选实施例包括具有至少三个保持夹具的旋转卡盘。 具有晶片框架的薄晶片通过带层安装在旋转卡盘上。 当保持夹具解锁时,不会干扰晶片框架的移除和放置。 另一方面,当保持夹具被锁定时,保持夹具与晶片框架的外边缘接触,以防止晶片框架横向移动。 此外,保持夹具处于锁定位置的形状能够防止晶片框架垂直移动。
-
公开(公告)号:US08896136B2
公开(公告)日:2014-11-25
申请号:US12827563
申请日:2010-06-30
Applicant: Chen-Yu Tsai , Shih-Hui Wang , Chien-Ming Chiu , Chia-Ho Chen , Fang Wen Tsai , Weng-Jin Wu , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
Inventor: Chen-Yu Tsai , Shih-Hui Wang , Chien-Ming Chiu , Chia-Ho Chen , Fang Wen Tsai , Weng-Jin Wu , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
IPC: H01L23/544 , H01L29/40 , H01L23/48 , H01L23/52 , H01L21/76 , H01L21/00 , H01L21/4763 , H01L21/44 , H01L21/683
CPC classification number: H01L23/481 , H01L21/30604 , H01L21/6835 , H01L21/76831 , H01L21/76877 , H01L21/76898 , H01L23/544 , H01L2221/68327 , H01L2223/54426 , H01L2224/13
Abstract: In accordance with an embodiment, a structure comprises a substrate having a first area and a second area; a through substrate via (TSV) in the substrate penetrating the first area of the substrate; an isolation layer over the second area of the substrate, the isolation layer having a recess; and a conductive material in the recess of the isolation layer, the isolation layer being disposed between the conductive material and the substrate in the recess.
Abstract translation: 根据实施例,结构包括具有第一区域和第二区域的基板; 穿过基板的第一区域的贯穿基板通孔(TSV); 在所述衬底的所述第二区域上方的隔离层,所述隔离层具有凹部; 以及在所述隔离层的所述凹部中的导电材料,所述隔离层设置在所述凹部中的所述导电材料和所述基板之间。
-
公开(公告)号:US08846499B2
公开(公告)日:2014-09-30
申请号:US12858211
申请日:2010-08-17
Applicant: Ying-Ching Shih , Weng-Jin Wu , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
Inventor: Ying-Ching Shih , Weng-Jin Wu , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
IPC: H01L21/30
CPC classification number: G07F17/3213 , B32B17/10 , B32B37/1207 , B32B37/182 , B32B37/185 , B32B2457/14 , H01L21/6835 , H01L2221/68318 , H01L2221/68327 , H01L2221/6834 , H01L2221/68381
Abstract: A composite carrier structure for manufacturing semiconductor devices is provided. The composite carrier structure utilizes multiple carrier substrates, e.g., glass or silicon substrates, coupled together by interposed adhesive layers. The composite carrier structure may be attached to a wafer or a die for, e.g., backside processing, such as thinning processes. In an embodiment, the composite carrier structure comprises a first carrier substrate having through-substrate vias formed therethrough. The first substrate is attached to a second substrate using an adhesive such that the adhesive may extend into the through-substrate vias.
Abstract translation: 提供了一种用于制造半导体器件的复合载体结构。 复合载体结构利用多个载体衬底,例如玻璃或硅衬底,通过插入的粘合剂层耦合在一起。 复合载体结构可以附接到晶片或模具,用于例如背面处理,例如变薄处理。 在一个实施例中,复合载体结构包括具有贯穿其中形成的贯通基板通孔的第一载体基板。 使用粘合剂将第一衬底附接到第二衬底,使得粘合剂可以延伸到贯穿衬底通孔中。
-
公开(公告)号:US08816498B2
公开(公告)日:2014-08-26
申请号:US13189127
申请日:2011-07-22
Applicant: Cheng-Chieh Hsieh , Cheng-Lin Huang , Po-Hao Tsai , Shang-Yun Hou , Jing-Cheng Lin , Shin-Puu Jeng
Inventor: Cheng-Chieh Hsieh , Cheng-Lin Huang , Po-Hao Tsai , Shang-Yun Hou , Jing-Cheng Lin , Shin-Puu Jeng
IPC: H01L23/485 , H01L21/768
Abstract: A system and method for conductive pillars is provided. An embodiment comprises a conductive pillar having trenches located around its outer edge. The trenches are used to channel conductive material such as solder when a conductive bump is formed onto the conductive pillar. The conductive pillar may then be electrically connected to another contact through the conductive material.
-
68.
公开(公告)号:US08816495B2
公开(公告)日:2014-08-26
申请号:US13398672
申请日:2012-02-16
Applicant: Chung Yu Wang , Shih-Yi Syu , Jing-Cheng Lin
Inventor: Chung Yu Wang , Shih-Yi Syu , Jing-Cheng Lin
IPC: H01L23/34
CPC classification number: H01L23/433 , H01L21/563 , H01L23/147 , H01L23/367 , H01L23/49811 , H01L23/49827 , H01L24/97 , H01L2224/16225 , H01L2224/32225 , H01L2224/73204 , H01L2224/73253 , H01L2924/15311 , H01L2924/181 , H01L2924/00
Abstract: A device includes a package component, and a die over and bonded to the package component. The die includes a substrate. A heat sink is disposed over and bonded to a back surface of the substrate through direct bonding.
Abstract translation: 一种装置包括一个封装部件和一个模具,并结合到封装部件上。 芯片包括基板。 散热器通过直接接合设置在基板的背面上并结合到基板的背面。
-
公开(公告)号:US08759118B2
公开(公告)日:2014-06-24
申请号:US13297845
申请日:2011-11-16
Applicant: Chin-Fu Kao , Cheng-Lin Huang , Jing-Cheng Lin
Inventor: Chin-Fu Kao , Cheng-Lin Huang , Jing-Cheng Lin
CPC classification number: H01L22/32
Abstract: A system and method for plating a contact is provided. An embodiment comprises forming protective layers over a contact and a test pad, and then selectively removing the protective layer over the contact without removing the protective layer over the test pad. With the protective layer still on the test pad, a conductive layer may be plated onto the contact without plating it onto the test pad. After the contact has been plated, the protective layer over the contact may be removed.
Abstract translation: 提供了一种用于电镀触点的系统和方法。 一个实施例包括在触点和测试垫上形成保护层,然后在触头上选择性地去除保护层,而不需要在测试垫上移除保护层。 在保护层仍在测试焊盘上的情况下,可以将导电层电镀到触点上,而不将其覆盖在测试焊盘上。 接触电镀后,触点上的保护层可以被去除。
-
公开(公告)号:US08722540B2
公开(公告)日:2014-05-13
申请号:US12841874
申请日:2010-07-22
Applicant: Yu-Liang Lin , Weng-Jin Wu , Jing-Cheng Lin
Inventor: Yu-Liang Lin , Weng-Jin Wu , Jing-Cheng Lin
IPC: H01L21/302 , H01L21/461
CPC classification number: H01L21/6835 , H01L2221/68327 , H01L2221/6834
Abstract: A method includes bonding a wafer on a carrier through an adhesive, and performing a thinning process on the wafer. After the step of performing the thinning process, a portion of the adhesive not covered by the wafer is removed, while the portion of the adhesive covered by the wafer is not removed.
Abstract translation: 一种方法包括通过粘合剂将晶片接合在载体上,并在晶片上进行稀化处理。 在进行稀化处理的步骤之后,去除未被晶片覆盖的粘合剂的一部分,同时由晶片覆盖的粘合剂部分未被除去。
-
-
-
-
-
-
-
-
-