-
公开(公告)号:US20240222345A1
公开(公告)日:2024-07-04
申请号:US18090707
申请日:2022-12-29
Applicant: Intel Corporation
Inventor: Bohan Shan , Haobo Chen , Bai Nie , Srinivas Pietambaram , Gang Duan , Kyle Arrington , Ziyin Lin , Hongxia Feng , Yiqun Bai , Xiaoying Guo , Dingying Xu , Kristof Darmawikarta
CPC classification number: H01L25/18 , H01L21/4853 , H01L21/4857 , H01L21/56 , H01L23/15 , H01L23/3121 , H01L23/5383 , H01L24/05 , H01L24/08 , H01L24/80 , H01L25/50 , H01L2224/05647 , H01L2224/08225 , H01L2224/80447 , H01L2224/80895
Abstract: An apparatus is provided which comprises: a plurality of interconnect layers within a substrate, a layer of organic dielectric material over the plurality of interconnect layers, copper pads within the layer of organic dielectric material, a first integrated circuit device copper-to-copper bonded with the copper pads, inorganic dielectric material over the layer of organic dielectric material, the inorganic dielectric material embedding the first integrated circuit device, and the inorganic dielectric material extending across a width of the substrate, and a second integrated circuit device coupled with a substrate surface above the inorganic dielectric material. Other embodiments are also disclosed and claimed.
-
公开(公告)号:US20240222301A1
公开(公告)日:2024-07-04
申请号:US18147497
申请日:2022-12-28
Applicant: Intel Corporation
Inventor: Bohan Shan , Hongxia Feng , Haobo Chen , Srinivas Pietambaram , Bai Nie , Gang Duan , Kyle Arrington , Ziyin Lin , Yiqun Bai , Xiaoying Guo , Dingying Xu , Sairam Agraharam , Ashay Dani , Eric J. M. Moret , Tarek Ibrahim
IPC: H01L23/00
CPC classification number: H01L24/11 , H01L2224/10122 , H01L2224/11011 , H01L2924/143 , H01L2924/186
Abstract: Methods and apparatus for optical thermal treatment in semiconductor packages are disclosed. A disclosed example integrated circuit (IC) package includes a dielectric substrate, an interconnect associated with the dielectric substrate, and light absorption material proximate or surrounding the interconnect, the light absorption material to increase in temperature in response to being exposed to a pulsed light for thermal treatment corresponding to the IC package.
-
公开(公告)号:US20240222136A1
公开(公告)日:2024-07-04
申请号:US18091188
申请日:2022-12-29
Applicant: Intel Corporation
Inventor: Bohan Shan , Haobo Chen , Srinivas Venkata Ramanuja Pietambaram , Hongxia Feng , Gang Duan , Xiaoying Guo , Ashay A. Dani , Yiqun Bai , Dingying Xu , Bai Nie , Kyle Jordan Arrington , Wei Wei , Ziyin Lin
IPC: H01L21/321 , H01L21/3065 , H01L21/311 , H01L21/768
CPC classification number: H01L21/3212 , H01L21/3065 , H01L21/31116 , H01L21/76814 , H01L21/7684
Abstract: Mechanical or chemical processes can form roughened surfaces which can be used for coupling layers of electrical systems such as when forming dies, substrates, computer chips or the like that, when subjected to high stress, are robust enough to remain coupled together.
-
公开(公告)号:US20240219659A1
公开(公告)日:2024-07-04
申请号:US18089871
申请日:2022-12-28
Applicant: Intel Corporation
Inventor: Ziyin Lin , Yiqun Bai , Bohan Shan , Kyle Jordan Arrington , Haobo Chen , Dingying Xu , Robert Alan May , Gang Duan , Bai Nie , Srinivas Venkata Ramanuja Pietambaram
CPC classification number: G02B6/4246 , G02B5/10 , G02B6/4239 , H01Q1/2283
Abstract: A semiconductor device and associated methods are disclosed. In one example, the electronic device includes a photonic die and a glass substrate. In selected examples, the semiconductor device includes one or more turning mirrors to direct an optical signal between the photonic die and the glass substrate. Configurations of turning mirrors are provided to improve signal integrity and manufacturability.
-
公开(公告)号:US11562940B2
公开(公告)日:2023-01-24
申请号:US16296898
申请日:2019-03-08
Applicant: Intel Corporation
Inventor: Elizabeth Nofen , James C. Matayabas, Jr. , Yawei Liang , Yiqun Bai
IPC: H01L23/00 , H01L23/373 , H01L23/367 , F28F21/08 , H01L21/48
Abstract: An apparatus is provided which comprises: a die comprising an integrated circuit, a first material layer comprising a first metal, the first material layer on a surface of the die, and extending at least between opposite lateral sides of the die, a second material layer comprising a second metal over the first material layer, and a third material layer comprising silver particles and having a porosity greater than that of the second material layer, the third material layer between the first material layer and the second material layer. Other embodiments are also disclosed and claimed.
-
公开(公告)号:US09269596B2
公开(公告)日:2016-02-23
申请号:US14135236
申请日:2013-12-19
Applicant: Intel Corporation
Inventor: Yonghao Xiu , Nisha Ananthakrishnan , Yiqun Bai , Arjun Krishnan
CPC classification number: C08K3/013 , H01L21/563 , H01L23/295 , H01L24/17 , H01L24/29 , H01L24/81 , H01L24/83 , H01L24/91 , H01L2224/131 , H01L2224/16057 , H01L2224/16225 , H01L2224/16237 , H01L2224/2929 , H01L2224/29386 , H01L2224/29499 , H01L2224/73204 , H01L2224/81801 , H01L2224/83102 , H01L2924/01006 , H01L2924/04642 , H01L2924/0493 , H01L2924/053 , H01L2924/0533 , H01L2924/05341 , H01L2924/05432 , H01L2924/05442 , H01L2924/186 , H01L2924/0665 , H01L2924/05032 , H01L2924/014
Abstract: An underfill composition comprises a curable resin, a plurality of filler particles loaded within the resin, the filler particles comprising at least 50 weight % of the underfill composition. The filler particles comprise first filler particles having a particle size of from 0.1 micrometers to 15 micrometers and second filler particles having a particle size of less than 100 nanometers. A viscosity of the underfill composition is less than a viscosity of a corresponding composition not including the second filler particles.
Abstract translation: 底部填充组合物包含可固化树脂,负载在树脂内的多个填料颗粒,填料颗粒包含至少50重量%的底部填充组合物。 填料颗粒包含粒度为0.1微米至15微米的第一填料颗粒和粒径小于100纳米的第二填料颗粒。 底部填充剂组合物的粘度小于不包括第二填料颗粒的相应组合物的粘度。
-
公开(公告)号:US20240395567A1
公开(公告)日:2024-11-28
申请号:US18323521
申请日:2023-05-25
Applicant: Intel Corporation
Inventor: Jonas G. Croissant , Yiqun Bai , Dingying Xu , Xavier F. Brun , Timothy Gosselin , Ye Seul Nam , Gustavo Arturo Beltran , Roberto Serna , Jesus S. Nieto Pescador , Aris Mercado Orbase
Abstract: Integrated circuit (IC) packages with pre-applied underfill in select areas, and methods of forming the same, are disclosed herein. In one example, an IC package includes a package substrate, a first IC die electrically coupled to the package substrate, a second IC die electrically coupled to the first IC die, and a thermoset adhesive that partially fills an area between the first IC die and the second IC die.
-
公开(公告)号:US12130482B2
公开(公告)日:2024-10-29
申请号:US17132851
申请日:2020-12-23
Applicant: Intel Corporation
Inventor: Bassam Ziadeh , Jingyi Huang , Yiqun Bai , Ziyin Lin , Vipul Mehta , Joseph Van Nausdle
IPC: G02B6/42
CPC classification number: G02B6/4239 , G02B6/4212 , G02B6/423 , G02B6/426
Abstract: Embodiments described herein may be related to apparatuses, processes, and techniques related to hydrophobic features to block or slow the spread of epoxy. These hydrophobic features are placed either on a die surface or on a substrate surface to control epoxy spread between the die in the substrate to prevent formation of fillets. Packages with these hydrophobic features may include a substrate, a die with a first side and a second side opposite the first side, the second side of the die physically coupled with a surface of the substrate, and a hydrophobic feature coupled with the second side of the die or the surface of the substrate to reduce a flow of epoxy on the substrate or die. In embodiments, these hydrophobic features may include a chemical barrier or a laser ablated area on the substrate or die. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20240312865A1
公开(公告)日:2024-09-19
申请号:US18182879
申请日:2023-03-13
Applicant: Intel Corporation
Inventor: Kyle Arrington , Bohan Shan , Haobo Chen , Bai Nie , Srinivas Pietambaram , Gang Duan , Ziyin Lin , Hongxia Feng , Yiqun Bai , Xiaoying Guo , Dingying Xu
IPC: H01L23/373 , H01L21/48 , H01L23/498
CPC classification number: H01L23/3733 , H01L21/486 , H01L23/49827 , H01L23/49866 , H01L23/49877 , H01L23/15
Abstract: Methods, systems, apparatus, and articles of manufacture to improve reliability of vias in a glass substrate of an integrated circuit package are disclosed. An example integrated circuit (IC) package substrate includes a glass substrate, a via extending between first and second surfaces of the glass substrate, and a conductive material provided in the via, the conductive material including gallium and silver.
-
公开(公告)号:US12068222B2
公开(公告)日:2024-08-20
申请号:US17032577
申请日:2020-09-25
Applicant: Intel Corporation
Inventor: Mitul Modi , Joseph Van Nausdle , Omkar Karhade , Edvin Cetegen , Nicholas Haehn , Vaibhav Agrawal , Digvijay Raorane , Dingying Xu , Ziyin Lin , Yiqun Bai
CPC classification number: H01L23/42 , H01L21/481 , H01L23/3128
Abstract: Techniques and mechanisms for facilitating heat conductivity in a packaged device with a dummy die. In an embodiment, a packaged device comprises a substrate and one or more IC die coupled to a surface thereof. A dummy die, adjacent to an IC die and coupled to a region of the substrate, comprises a polymer resin and a filler. A package mold structure of the packaged device adjoins respective sides of the IC die and the dummy die, and adjoins the surface of the substrate. In another embodiment, a first CTE of the dummy die is less than a second CTE of the package mold structure, and a first thermal conductivity of the dummy die is greater than a second thermal conductivity of the package mold structure.
-
-
-
-
-
-
-
-
-