-
公开(公告)号:US09991363B1
公开(公告)日:2018-06-05
申请号:US15657594
申请日:2017-07-24
Applicant: GLOBALFOUNDRIES INC.
Inventor: Haigou Huang , Jinsheng Gao , Haifeng Sheng , Jinping Liu , Huy Cao , Hui Zang
IPC: H01L21/336 , H01L29/66 , H01L21/02 , H01L21/8234 , H01L21/321
CPC classification number: H01L29/66545 , H01L21/02164 , H01L21/0217 , H01L21/0223 , H01L21/02236 , H01L21/0228 , H01L21/02323 , H01L21/02532 , H01L21/02595 , H01L21/32105 , H01L21/823418 , H01L21/823431 , H01L21/823437
Abstract: A contact etch stop layer includes a nitride layer formed over a sacrificial gate structure and a polysilicon layer formed over the nitride layer. During subsequent processing, the polysilicon layer is adapted to oxidize and form an oxide layer. The oxidation of the polysilicon layer effectively shields the underlying nitride contact etch stop layer from oxidation, which protects the mechanical integrity of the nitride layer.
-
公开(公告)号:US09761452B1
公开(公告)日:2017-09-12
申请号:US15205528
申请日:2016-07-08
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Jiehui Shu , Daniel Jaeger , Garo Jacques Derderian , Haifeng Sheng , Jinping Liu
IPC: H01L21/311 , H01L21/033 , H01L27/11
CPC classification number: H01L27/1116 , H01L21/3086 , H01L27/1104 , H01L28/00
Abstract: Devices and methods of fabricating integrated circuit devices with reduced cell height are provided. One method includes, for instance: obtaining an intermediate semiconductor device having a substrate including a logic area and an SRAM area, a fin material layer, and a hardmask layer; depositing a mandrel over the logic area; depositing a sacrificial spacer layer; etching the sacrificial spacer layer to define a sacrificial set of vertical spacers; etching the hardmask layer; leaving a set of vertical hardmask spacers; depositing a first spacer layer; etching the first spacer layer to define a first set of vertical spacers over the logic area; depositing an SOH layer; etching an opening in the SOH layer over the SRAM area; depositing a second spacer layer; and etching the second spacer layer to define a second set of spacers over the SRAM area.
-
公开(公告)号:US09711447B1
公开(公告)日:2017-07-18
申请号:US15290277
申请日:2016-10-11
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Jiehui Shu , Qiang Fang , Daniel W. Fisher , Haigou Huang , Jinping Liu , Haifeng Sheng , Zhiguo Sun
IPC: H01L23/48 , H01L23/522 , H01L23/528 , H01L21/768
CPC classification number: H01L23/528 , H01L21/76807 , H01L21/76829 , H01L21/76877 , H01L23/53238
Abstract: Methods of lithographic patterning and structures formed by lithographic patterning. A hardmask layer is formed on a dielectric layer, a feature is formed on the hardmask layer, and a mandrel is formed that extends in a first direction across the first feature. The mandrel and the hardmask layer beneath the mandrel are removed to pattern the hardmask layer with the feature masking a section of the hardmask layer. After the hardmask layer is patterned, the dielectric layer is etched to form a first trench and a second trench that are separated by a section of the dielectric layer masked by the section of the hardmask layer. The first trench and the second trench are filled with a conductor layer to respectively form a first wire and a second wire that is separated from the first wire by the section of the dielectric layer.
-
公开(公告)号:US09673301B1
公开(公告)日:2017-06-06
申请号:US15047018
申请日:2016-02-18
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Fuad Al-Amoody , Jinping Liu , Haifeng Sheng
IPC: H01L29/66 , H01L21/311 , H01L21/3115 , H01L21/223
CPC classification number: H01L29/66795 , H01L21/2236 , H01L21/31111 , H01L21/31144 , H01L21/3115 , H01L21/31155 , H01L29/66545
Abstract: One illustrative method disclosed herein includes forming a liner layer above a layer of spacer material, forming an ion-containing region in at least a portion of a first portion of the liner layer while not forming the ion-containing region in a second portion of the liner layer, performing a liner etching process on the first and second portions of the liner layer so as to remove the second portion of the liner layer while leaving at least a portion of the first portion of the liner layer positioned adjacent a gate structure and, with the first portion of the liner layer positioned adjacent the gate structure, performing at least one spacer formation anisotropic etching process on the layer of spacer material so as to define a spacer adjacent the gate structure.
-
公开(公告)号:US10056458B2
公开(公告)日:2018-08-21
申请号:US14993537
申请日:2016-01-12
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Chang Ho Maeng , Andy Wei , Anthony Ozzello , Bharat Krishnan , Guillaume Bouche , Haifeng Sheng , Haigou Huang , Huang Liu , Huy M. Cao , Ja-Hyung Han , SangWoo Lim , Kenneth A. Bates , Shyam Pal , Xintuo Dai , Jinping Liu
IPC: H01L21/3205 , H01L29/40 , H01L29/423 , H01L21/02 , H01L21/28 , H01L29/417
CPC classification number: H01L29/401 , H01L21/02126 , H01L21/02282 , H01L21/28229 , H01L21/76828 , H01L21/76837 , H01L21/76897 , H01L29/41791 , H01L29/4232 , H01L29/78
Abstract: Methods of MOL S/D contact patterning of RMG devices without gouging of the Rx area or replacement of the dielectric are provided. Embodiments include forming a SOG layer around a RMG structure, the RMG structure having a contact etch stop layer and a gate cap layer; forming a lithography stack over the SOG and gate cap layers; patterning first and second TS openings through the lithography stack down to the SOG layer; removing a portion of the SOG layer through the first and second TS openings, the removing selective to the contact etch stop layer; converting the SOG layer to a SiO2 layer; forming a metal layer over the SiO2 layer; and planarizing the metal and SiO2 layers down to the gate cap layer.
-
公开(公告)号:US09905472B1
公开(公告)日:2018-02-27
申请号:US15440072
申请日:2017-02-23
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Jiehui Shu , Jinping Liu , Haifeng Sheng
IPC: H01L21/768 , H01L21/8234 , H01L21/02 , H01L21/3105 , H01L21/311 , H01L27/088 , H01L23/535 , H01L29/40 , H01L29/417
CPC classification number: H01L21/823475 , H01L21/0217 , H01L21/31053 , H01L21/31111 , H01L21/31116 , H01L21/76802 , H01L21/76819 , H01L21/76831 , H01L21/76832 , H01L21/76834 , H01L21/76877 , H01L21/76897 , H01L21/823431 , H01L23/535 , H01L27/0886 , H01L29/401 , H01L29/41725
Abstract: A method of removing the CESL from small canyon TS structures of a MOSFET device while maintaining gate cap height and the resulting device are provided. Embodiments include providing two gates laterally separated over and perpendicular to a fin of a semiconductor device, each gate having sidewall spacers and a nitride cap; forming a conformal SiN CESL on bottom and side surfaces of a trench formed between opposing spacers between the gates; filling the trench with oxide; planarizing the spacers, nitride caps, oxide, and CESL; removing the oxide; forming a topological flat-SiN layer over the spacers, nitride caps, and CESL; removing the topological flat-SiN layer from side and bottom surfaces of the trench; removing the CESL and the topological flat-SiN layer down to a top surface of the spacers; and performing contact metallization.
-
7.
公开(公告)号:US10714376B2
公开(公告)日:2020-07-14
申请号:US16016910
申请日:2018-06-25
Applicant: GLOBALFOUNDRIES INC.
Inventor: Chih-Chiang Chang , Haifeng Sheng , Jiehui Shu , Haigou Huang , Pei Liu , Jinping Liu , Haiting Wang , Daniel J. Jaeger
IPC: H01L29/66 , H01L29/78 , H01L21/762 , H01L27/088 , H01L21/8234 , H01L21/768
Abstract: The present disclosure relates to methods for forming fill materials in trenches having different widths and related structures. A method may include: forming a first fill material in a first and second trench where the second trench has a greater width than the first trench; removing a portion of the first fill material from each trench and forming a second fill material over the first fill material; removing a portion of the first and second fill material within the second trench; and forming a third fill material in the second trench. The structure may include a first fill material in trenches having different widths wherein the upper surfaces of the first fill material in each trench are substantially co-planar. The structure may also include a second fill material on the first fill material in each trench, the second fill material having a substantially equal thickness in each trench.
-
公开(公告)号:US09966272B1
公开(公告)日:2018-05-08
申请号:US15632931
申请日:2017-06-26
Applicant: GLOBALFOUNDRIES INC.
Inventor: Haifeng Sheng , Haigou Huang , Tai Fong Chao , Jiehui Shu , Jinping Liu , Xingzhao Shi , Laertis Economikos
IPC: H01L21/00 , H01L21/3105
CPC classification number: H01L21/31056 , H01L21/31055 , H01L21/762 , H01L21/823878
Abstract: The disclosure is directed to methods of planarizing an integrated circuit structure including: forming a dielectric over a first nitride layer; planarizing the dielectric to a top surface of a set of nitride fins in a first region and removing the dielectric from a second region to expose the substantially planar upper surface in a second region; forming a second nitride layer over the dielectric and the top surface of the set of nitride fins and over the substantially planar upper surface; planarizing the second nitride layer such that the second nitride layer in the second region is planar with the top surface of the dielectric and the set of nitride fins, and such that the second nitride layer is removed from the first region; and performing an etch such that the first nitride layer in the first region is planar with the first nitride layer in the second region.
-
公开(公告)号:US20180108732A1
公开(公告)日:2018-04-19
申请号:US15292808
申请日:2016-10-13
Applicant: GLOBALFOUNDRIES INC.
Inventor: Jiehui Shu , Baofu Zhu , Haifeng Sheng , Jinping Liu , Shesh Mani Pandey , Jagar Singh
IPC: H01L29/06 , H01L29/78 , H01L21/306 , H01L29/66
CPC classification number: H01L29/0661 , H01L21/3083 , H01L29/1054 , H01L29/66795 , H01L29/7849 , H01L29/7851
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to notched fin structures and methods of manufacture. The structure includes: a fin structure composed of a substrate material and a stack of multiple epitaxially grown materials on the substrate material; a notch formed in a first epitaxially grown material of the stack of multiple epitaxially grown materials of the fin structure; an insulator material within the notch of the fin structure; and an insulator layer surrounding the fin structure and above a surface of the notch.
-
公开(公告)号:US09627274B1
公开(公告)日:2017-04-18
申请号:US15214670
申请日:2016-07-20
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Haifeng Sheng , Xintuo Dai , Jinping Liu , Huang Liu
IPC: H01L21/8238 , H01L21/02 , H01L21/311 , H01L29/66 , H01L21/8234 , H01L29/786 , H01L21/84 , H01L29/78
CPC classification number: H01L21/823871 , H01L21/823425 , H01L21/823431 , H01L21/823814 , H01L21/823821 , H01L21/845 , H01L29/665 , H01L29/66795 , H01L29/785 , H01L29/7856 , H01L29/786
Abstract: One illustrative method disclosed herein includes, among other things, forming a first sacrificial layer comprising amorphous silicon or polysilicon material around a fin in a lateral space between a plurality of laterally spaced apart gate structures that are positioned around the fin, performing a first selective etching process to remove a first sacrificial layer selectively relative to surrounding material so as to expose the fin in the lateral space, forming an epi material on the exposed portion of the fin, and forming a second layer of a sacrificial material above the epi material. The method also includes selectively removing the second layer of sacrificial material relative to at least the first layer of material to thereby define a source/drain contact opening that exposes the epi material and forming a self-aligned trench conductive source/drain contact structure that is conductively coupled to the epi material.
-
-
-
-
-
-
-
-
-