-
公开(公告)号:US20150097299A1
公开(公告)日:2015-04-09
申请号:US14504319
申请日:2014-10-01
Applicant: XINTEC INC.
Inventor: Chien-Hui CHEN , Tsang-Yu LIU , Chun-Wei CHANG , Chia-Ming CHENG
IPC: H01L25/065 , H01L21/50
CPC classification number: H01L25/0655 , H01L21/6835 , H01L23/562 , H01L23/564 , H01L23/585 , H01L2221/68327 , H01L2924/0002 , H01L2924/00
Abstract: A method for forming a chip package is provided. A first substrate is provided. A second substrate is attached on the first substrate, wherein the second substrate has a plurality of rectangular chip regions separated by a scribed-line region. A portion of the second substrate corresponding to the scribed-line region is removed to form a plurality of chips on the first substrate, wherein at least one bridge portion is formed between adjacent chips. A chip package formed by the method is also provided.
Abstract translation: 提供一种形成芯片封装的方法。 提供第一基板。 第二衬底附接在第一衬底上,其中第二衬底具有由划线区域分隔的多个矩形芯片区域。 去除对应于划线区域的第二基板的一部分,以在第一基板上形成多个芯片,其中在相邻芯片之间形成至少一个桥接部分。 还提供了通过该方法形成的芯片封装。
-
公开(公告)号:US20140332983A1
公开(公告)日:2014-11-13
申请号:US14339341
申请日:2014-07-23
Applicant: XINTEC INC.
Inventor: Yen-Shih HO , Tsang-Yu LIU , Shu-Ming CHANG , Yu-Lung HUANG , Chao-Yen LIN , Wei-Luen SUEN , Chien-Hui CHEN
CPC classification number: H01L24/49 , G06K9/00053 , H01L21/561 , H01L23/3121 , H01L23/3192 , H01L23/525 , H01L23/5329 , H01L24/05 , H01L24/29 , H01L24/32 , H01L24/43 , H01L24/45 , H01L24/48 , H01L24/73 , H01L24/85 , H01L24/92 , H01L25/0657 , H01L29/0657 , H01L2224/02381 , H01L2224/024 , H01L2224/0401 , H01L2224/04042 , H01L2224/05548 , H01L2224/05554 , H01L2224/05558 , H01L2224/05567 , H01L2224/05572 , H01L2224/05611 , H01L2224/05624 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/05669 , H01L2224/05687 , H01L2224/0569 , H01L2224/06135 , H01L2224/16225 , H01L2224/16227 , H01L2224/2919 , H01L2224/32145 , H01L2224/32225 , H01L2224/43 , H01L2224/45144 , H01L2224/48091 , H01L2224/48145 , H01L2224/48227 , H01L2224/48599 , H01L2224/48611 , H01L2224/48624 , H01L2224/48644 , H01L2224/48647 , H01L2224/48655 , H01L2224/48669 , H01L2224/48687 , H01L2224/4869 , H01L2224/49113 , H01L2224/73265 , H01L2224/85 , H01L2224/92247 , H01L2224/94 , H01L2225/06506 , H01L2225/0651 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10253 , H01L2924/12041 , H01L2924/14 , H01L2924/146 , H01L2924/1461 , H01L2924/181 , H01L2224/03 , H01L2924/00 , H01L2924/00012 , H01L2224/05552
Abstract: A stacked chip package including a device substrate having an upper surface, a lower surface and a sidewall is provided. The device substrate includes a sensing region or device region, a signal pad region and a shallow recess structure extending from the upper surface toward the lower surface along the sidewall. A redistribution layer is electrically connected to the signal pad region and extends into the shallow recess structure. A wire has a first end disposed in the shallow recess structure and electrically connected to the redistribution layer, and a second end electrically connected to a first substrate and/or a second substrate disposed under the lower surface. A method for forming the stacked chip package is also provided.
Abstract translation: 提供了包括具有上表面,下表面和侧壁的器件衬底的堆叠芯片封装。 器件衬底包括感测区域或器件区域,信号焊盘区域和沿着侧壁从上表面向下表面延伸的浅凹陷结构。 再分配层电连接到信号焊盘区域并延伸到浅凹陷结构中。 电线具有设置在浅凹陷结构中并电连接到再分布层的第一端,以及电连接到设置在下表面下方的第一基板和/或第二基板的第二端。 还提供了一种用于形成堆叠芯片封装的方法。
-
公开(公告)号:US20140332908A1
公开(公告)日:2014-11-13
申请号:US14339360
申请日:2014-07-23
Applicant: XINTEC INC.
Inventor: Yen-Shih HO , Tsang-Yu LIU , Shu-Ming CHANG , Yu-Lung HUANG , Chao-Yen LIN , Wei-Luen SUEN , Chien-Hui CHEN , Ho-Yin YIU
IPC: H01L23/48 , H01L21/56 , H01L21/768 , H01L23/00 , H01L23/31
CPC classification number: H01L21/76802 , G06K9/00053 , H01L21/561 , H01L21/76877 , H01L23/3121 , H01L23/3135 , H01L23/3192 , H01L23/525 , H01L23/5329 , H01L24/05 , H01L24/06 , H01L24/32 , H01L24/45 , H01L24/48 , H01L24/73 , H01L2224/02166 , H01L2224/02381 , H01L2224/024 , H01L2224/04042 , H01L2224/05548 , H01L2224/05554 , H01L2224/05558 , H01L2224/05567 , H01L2224/05572 , H01L2224/05611 , H01L2224/05624 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/05669 , H01L2224/05687 , H01L2224/0569 , H01L2224/06135 , H01L2224/32145 , H01L2224/32225 , H01L2224/45144 , H01L2224/48091 , H01L2224/48145 , H01L2224/48227 , H01L2224/48611 , H01L2224/48624 , H01L2224/48644 , H01L2224/48647 , H01L2224/48655 , H01L2224/48669 , H01L2224/48687 , H01L2224/4869 , H01L2224/73265 , H01L2224/8592 , H01L2224/94 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10253 , H01L2924/12041 , H01L2924/14 , H01L2924/1461 , H01L2924/181 , H01L2224/03 , H01L2924/00 , H01L2924/00012 , H01L2224/05552
Abstract: A chip package including a chip is provided. The chip includes a sensing region or device region adjacent to an upper surface of the chip. A sensing array is located in the sensing region or device region and includes a plurality of sensing units. A plurality of first openings is located in the chip and correspondingly exposes the sensing units. A plurality of conductive extending portions is disposed in the first openings and is electrically connected to the sensing units, wherein the conductive extending portions extend from the first openings onto the upper surface of the chip. A method for forming the chip package is also provided.
Abstract translation: 提供了包括芯片的芯片封装。 芯片包括与芯片的上表面相邻的感测区域或器件区域。 感测阵列位于感测区域或设备区域中并且包括多个感测单元。 多个第一开口位于芯片中并且相应地暴露感测单元。 多个导电延伸部分设置在第一开口中并且电连接到感测单元,其中导电延伸部分从第一开口延伸到芯片的上表面上。 还提供了一种用于形成芯片封装的方法。
-
公开(公告)号:US20140312482A1
公开(公告)日:2014-10-23
申请号:US14255872
申请日:2014-04-17
Applicant: XINTEC INC.
Inventor: Chun-Wei CHANG , Kuei-Wei CHEN , Chia-Ming CHENG , Chia-Sheng LIN , Chien-Hui CHEN , Tsang-Yu LIU
IPC: H01L23/00
CPC classification number: H01L24/26 , H01L21/6835 , H01L21/76898 , H01L21/78 , H01L21/784 , H01L23/3192 , H01L24/05 , H01L24/11 , H01L24/13 , H01L24/27 , H01L24/94 , H01L2224/02371 , H01L2224/02372 , H01L2224/03002 , H01L2224/0401 , H01L2224/04042 , H01L2224/04105 , H01L2224/05009 , H01L2224/05548 , H01L2224/05562 , H01L2224/05566 , H01L2224/05567 , H01L2224/05624 , H01L2224/05647 , H01L2224/05655 , H01L2224/11002 , H01L2224/13022 , H01L2224/13024 , H01L2224/13025 , H01L2224/131 , H01L2224/13111 , H01L2224/94 , H01L2924/14 , H01L2924/15788 , H01L2924/00 , H01L2224/11 , H01L2924/014 , H01L2224/03
Abstract: A wafer level array of chips is provided. The wafer level array of chips comprises a semiconductor wafer, and a least one extending-line protection. The semiconductor wafer has at least two chips, which are arranged adjacent to each other, and a carrier layer. Each chip has an upper surface and a lower surface, and comprises at least one device. The device is disposed upon the upper surface, covered by the carrier layer. The extending-line protection is disposed under the carrier layer and between those two chips. The thickness of the extending-line protection is less than that of the chip. Wherein the extending-line protection has at least one extending-line therein. In addition, a chip package fabricated by the wafer level array of chips, and a method thereof are also provided.
Abstract translation: 提供晶片级的芯片阵列。 晶片级的芯片阵列包括半导体晶片和至少一个延伸线保护。 半导体晶片具有彼此相邻布置的至少两个芯片和载体层。 每个芯片具有上表面和下表面,并且包括至少一个装置。 该装置设置在上表面上,被载体层覆盖。 延伸线保护设置在载体层之下和两个芯片之间。 延长线保护的厚度小于芯片的厚度。 其中延伸线保护件中至少有一条延伸线。 此外,还提供了由晶片级阵列芯片制造的芯片封装及其方法。
-
公开(公告)号:US20140199830A1
公开(公告)日:2014-07-17
申请号:US14214408
申请日:2014-03-14
Applicant: XINTEC INC.
Inventor: Yu-Lin YEN , Chien-Hui CHEN , Tsang-Yu LIU , Long-Sheng YEOU
IPC: H01L21/768
CPC classification number: H01L21/76879 , B81B7/007 , B81B2207/07 , B81B2207/092 , H01L21/76898 , H01L23/3114 , H01L23/481 , H01L23/49827 , H01L24/06 , H01L24/32 , H01L24/94 , H01L2221/68377 , H01L2224/0557 , H01L2224/05624 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/05669 , H01L2924/00014 , H01L2924/0002 , H01L2924/01013 , H01L2924/01014 , H01L2924/01021 , H01L2924/01029 , H01L2924/01033 , H01L2924/01078 , H01L2924/01079 , H01L2924/014 , H01L2924/14 , H01L2924/1461 , H01L2924/15788 , H01L2924/00 , H01L2224/05552
Abstract: According to an embodiment of the invention, a chip package is provided. The chip package includes: a substrate having an upper surface and a lower surface; a plurality of conducting pads located under the lower surface of the substrate; a dielectric layer located between the conducting pads; a trench extending from the upper surface towards the lower surface of the substrate; a hole extending from a bottom of the trench towards the lower surface of the substrate, wherein a sidewall of the hole is substantially perpendicular to the lower surface of the substrate, and the sidewall or a bottom of the hole exposes a portion of the conducting pads; and a conducting layer located in the hole and electrically connected to at least one of the conducting pads.
Abstract translation: 根据本发明的实施例,提供了芯片封装。 芯片封装包括:具有上表面和下表面的基板; 位于所述基板的下表面下方的多个导电垫; 位于导电垫之间的电介质层; 从衬底的上表面延伸到下表面的沟槽; 从所述沟槽的底部延伸到所述衬底的下表面的孔,其中所述孔的侧壁基本上垂直于所述衬底的下表面,并且所述孔的侧壁或所述底部露出所述导电垫的一部分 ; 以及导电层,其位于所述孔中并电连接到至少一个所述导电焊盘。
-
公开(公告)号:US20140054786A1
公开(公告)日:2014-02-27
申请号:US13964999
申请日:2013-08-12
Applicant: XINTEC INC.
Inventor: Yu-Lung HUANG , Chao-Yen LIN , Wei-Luen SUEN , Chien-Hui CHEN
IPC: H01L23/498 , H01L21/768
CPC classification number: H01L23/585 , H01L21/283 , H01L21/4853 , H01L21/561 , H01L21/6836 , H01L21/768 , H01L21/78 , H01L23/3121 , H01L23/49838 , H01L23/525 , H01L24/05 , H01L24/16 , H01L24/48 , H01L29/0657 , H01L2221/68327 , H01L2221/6834 , H01L2224/02371 , H01L2224/02375 , H01L2224/02379 , H01L2224/02381 , H01L2224/0401 , H01L2224/04042 , H01L2224/05548 , H01L2224/05558 , H01L2224/06165 , H01L2224/06167 , H01L2224/1302 , H01L2224/131 , H01L2224/16105 , H01L2224/16225 , H01L2224/16227 , H01L2224/24226 , H01L2224/48091 , H01L2224/48227 , H01L2224/73215 , H01L2224/73253 , H01L2224/94 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10253 , H01L2924/12041 , H01L2924/1306 , H01L2924/13091 , H01L2924/14 , H01L2924/1461 , H01L2924/15788 , H01L2924/00 , H01L2224/03 , H01L2924/014 , H01L2224/45099 , H01L2224/45015 , H01L2924/207 , H01L2924/00012
Abstract: An embodiment of the invention provides a chip package including a semiconductor substrate having a first surface and a second surface opposite thereto. A conducting pad is located on the first surface. A side recess is on at least a first side of the semiconductor substrate, wherein the side recess extends from the first surface toward the second surface and across the entire length of the first side. A conducting layer is located on the first surface and electrically connected to the conducting pad, wherein the conducting layer extends to the side recess.
Abstract translation: 本发明的实施例提供一种芯片封装,其包括具有第一表面和与其相对的第二表面的半导体衬底。 导电垫位于第一表面上。 侧凹部位于半导体衬底的至少第一侧上,其中侧凹部从第一表面朝向第二表面延伸并跨越第一侧的整个长度。 导电层位于第一表面上并电连接到导电焊盘,其中导电层延伸到侧凹槽。
-
-
-
-
-