-
公开(公告)号:US10177237B2
公开(公告)日:2019-01-08
申请号:US15782380
申请日:2017-10-12
Inventor: Kangguo Cheng , Ruilong Xie , Tenko Yamashita
IPC: H01L21/8234 , H01L29/49 , H01L29/66 , H01L21/311 , H01L21/31 , H01L21/283 , H01L21/768 , H01L23/522 , H01L21/764 , H01L21/28 , H01L29/417 , H01L29/423 , H01L29/78 , H01L29/40 , H01L21/8238 , H01L29/51
Abstract: A semiconductor device that includes a gate structure on a channel region of a semiconductor device. Source and drain regions may be present on opposing sides of the channel region. The semiconductor device may further include a composite gate sidewall spacer present on a sidewall of the gate structure. The composite gate sidewall spacer may include a first composition portion having an air gap encapsulated therein, and a second composition portion that is entirely solid and present atop the first composition portion.
-
82.
公开(公告)号:US10170574B2
公开(公告)日:2019-01-01
申请号:US15792206
申请日:2017-10-24
Inventor: Hiroaki Niimi , Shariq Siddiqui , Tenko Yamashita
IPC: H01L21/8238 , H01L21/02 , H01L21/285 , H01L21/3213 , H01L21/768 , H01L23/485 , H01L23/532 , H01L27/092 , H01L29/08 , H01L29/161 , H01L29/165 , H01L29/417 , H01L29/45 , H01L29/66 , H01L29/78 , H01L23/535
Abstract: An electrical device including a first semiconductor device having a silicon and germanium containing source and drain region, and a second semiconductor device having a silicon containing source and drain region. A first device contact to at least one of said silicon and germanium containing source and drain region of the first semiconductor device including a metal liner of an aluminum titanium and silicon alloy and a first tungsten fill. A second device contact is in contact with at least one of the silicon containing source and drain region of the second semiconductor device including a material stack of a titanium oxide layer and a titanium layer. The second device contact may further include a second tungsten fill.
-
公开(公告)号:US20180226503A1
公开(公告)日:2018-08-09
申请号:US15873935
申请日:2018-01-18
Applicant: GLOBALFOUNDRIES INC.
Inventor: Ruilong Xie , Kangguo Cheng , Tenko Yamashita
IPC: H01L29/78 , H01L21/8234 , H01L29/66 , H01L21/311 , H01L29/417 , H01L23/535 , H01L27/088 , H01L21/768
CPC classification number: H01L29/785 , H01L21/76895 , H01L21/823431 , H01L23/535 , H01L27/0886 , H01L29/41791 , H01L29/66545 , H01L29/66666 , H01L29/66795 , H01L29/7827
Abstract: Disclosed is a method of forming a vertical pillar-type field effect transistor (FET). One or more semiconductor pillars are formed by epitaxial deposition in one or more openings, respectively, that extend through a first dielectric layer and that have high aspect ratios in two directions. The first dielectric layer is etched back and the following components are formed laterally surrounding the semiconductor pillar(s): a first source/drain region above and adjacent to the first dielectric layer, a second dielectric layer on the first source/drain region, a gate on the second dielectric layer and a gate cap on the gate. The gate cap extends over the top surface(s) of the semiconductor pillar(s). A recess is formed in the gate cap to expose at least the top surface(s) of the semiconductor pillar(s) and a second source/drain region is formed within the recess. Also disclosed is the vertical pillar-type FET structure.
-
84.
公开(公告)号:US20180182867A1
公开(公告)日:2018-06-28
申请号:US15901447
申请日:2018-02-21
Inventor: Kangguo Cheng , Ruilong Xie , Tenko Yamashita
IPC: H01L29/66 , H01L29/78 , H01L21/225
CPC classification number: H01L29/66795 , H01L21/225 , H01L21/823807 , H01L21/823821 , H01L27/0924 , H01L29/1083 , H01L29/165 , H01L29/66803 , H01L29/7848 , H01L29/785
Abstract: A method of forming semiconductor devices that includes forming an oxide that is doped with a punch through dopant on a surface of a first semiconductor material having a first lattice dimension, and diffusing punch through dopant from the oxide into the semiconductor material to provide a punch through stop region. The oxide may then be removed. A second semiconductor material may be formed having a second lattice dimension on the first semiconductor material having the first lattice dimension. A difference between the first lattice dimension and the second lattice dimension forms a strain in the second semiconductor material. A gate structure and source and drain regions are formed on the second semiconductor material.
-
公开(公告)号:US09966430B2
公开(公告)日:2018-05-08
申请号:US15202983
申请日:2016-07-06
Inventor: Kangguo Cheng , Xin Miao , Ruilong Xie , Tenko Yamashita
IPC: H01L29/06 , H01L21/8238 , H01L21/84 , H01L21/265 , H01L21/02 , H01L29/66 , H01L29/775 , H01L29/786 , H01L29/423 , H01L27/092 , H01L27/12
CPC classification number: H01L29/0673 , B82Y10/00 , H01L21/02236 , H01L21/02238 , H01L21/02252 , H01L21/02532 , H01L21/02603 , H01L21/26566 , H01L21/823807 , H01L21/84 , H01L27/092 , H01L27/0922 , H01L27/1203 , H01L29/0649 , H01L29/42392 , H01L29/66439 , H01L29/66545 , H01L29/66742 , H01L29/66795 , H01L29/775 , H01L29/78606 , H01L29/78618 , H01L29/78654 , H01L29/78684 , H01L29/78696
Abstract: A method of making a nanowire device includes disposing a first nanowire stack over a substrate, the first nanowire stack including alternating layers of a first and second semiconducting material, the first semiconducting material contacting the substrate and the second semiconducting material being an exposed surface; disposing a second nanowire stack over the substrate, the second nanowire stack including alternating layers of the first and second semiconducting materials, the first semiconducting material contacting the substrate and the second semiconducting material being an exposed surface; forming a first gate spacer along a sidewall of a first gate region on the first nanowire stack and a second gate spacer along a sidewall of a second gate region on the second nanowire stack; oxidizing a portion of the first nanowire stack within the first gate spacer; and removing the first semiconducting material from the first nanowire stack and the second nanowire stack.
-
公开(公告)号:US09917162B2
公开(公告)日:2018-03-13
申请号:US15353352
申请日:2016-11-16
Inventor: Kangguo Cheng , Ruilong Xie , Tenko Yamashita , Chun-Chen Yeh
IPC: H01L29/417 , H01L21/28 , H01L29/78 , H01L21/02 , H01L29/66
CPC classification number: H01L29/41741 , H01L21/02266 , H01L21/28114 , H01L21/28123 , H01L21/3065 , H01L21/308 , H01L29/42392 , H01L29/4966 , H01L29/517 , H01L29/66545 , H01L29/66553 , H01L29/66666 , H01L29/66787 , H01L29/7827 , H01L29/78618 , H01L29/78642 , H01L29/78696
Abstract: A method of forming a gate structure, including forming one or more vertical fins on a substrate; forming a bottom spacer on the substrate surface adjacent to the one or more vertical fins; forming a gate structure on at least a portion of the sidewalls of the one or more vertical fins; forming a gauge layer on at least a portion of the bottom spacer, wherein the gauge layer covers at least a portion of the gate structure on the sidewalls of the one or more vertical fins; and removing a portion of the gauge layer on the bottom spacer.
-
公开(公告)号:US20180068858A1
公开(公告)日:2018-03-08
申请号:US15801458
申请日:2017-11-02
Inventor: Kangguo Cheng , Ruilong Xie , Tenko Yamashita
IPC: H01L21/285 , H01L21/283 , H01L21/8234 , H01L27/088 , H01L29/08
CPC classification number: H01L21/28518 , H01L21/283 , H01L21/76897 , H01L21/823418 , H01L21/823431 , H01L21/823475 , H01L27/0886 , H01L29/0847 , H01L29/41791 , H01L29/45 , H01L29/456 , H01L29/665 , H01L29/66795 , H01L29/7851 , H01L2029/7858
Abstract: A method of making a semiconductor device includes forming a recessed fin in a substrate, the recessed fin being substantially flush with a surface of the substrate; performing an epitaxial growth process over the recessed fin to form a source/drain over the recessed fin; and disposing a conductive metal around the source/drain.
-
公开(公告)号:US20180053831A1
公开(公告)日:2018-02-22
申请号:US15782380
申请日:2017-10-12
Inventor: Kangguo Cheng , Ruilong Xie , Tenko Yamashita
IPC: H01L29/49 , H01L29/66 , H01L21/28 , H01L21/8234 , H01L21/8238
CPC classification number: H01L29/4991 , H01L21/28114 , H01L21/28132 , H01L21/283 , H01L21/31 , H01L21/31111 , H01L21/764 , H01L21/76802 , H01L21/7682 , H01L21/76879 , H01L21/823468 , H01L21/823864 , H01L23/5226 , H01L29/401 , H01L29/41775 , H01L29/41791 , H01L29/42376 , H01L29/515 , H01L29/517 , H01L29/6653 , H01L29/66545 , H01L29/6656 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: A semiconductor device that includes a gate structure on a channel region of a semiconductor device. Source and drain regions may be present on opposing sides of the channel region. The semiconductor device may further include a composite gate sidewall spacer present on a sidewall of the gate structure. The composite gate sidewall spacer may include a first composition portion having an air gap encapsulated therein, and a second composition portion that is entirely solid and present atop the first composition portion.
-
89.
公开(公告)号:US20180033789A1
公开(公告)日:2018-02-01
申请号:US15224139
申请日:2016-07-29
Inventor: Steven Bentley , Kwan-Yong Lim , Tenko Yamashita , Gauri Karve , Sanjay Mehta
IPC: H01L27/092 , H01L21/306 , H01L21/762 , H01L21/266 , H01L29/10 , H01L29/06 , H01L21/265 , H01L21/8238 , H01L29/167
CPC classification number: H01L27/0924 , H01L21/30604 , H01L21/76224 , H01L21/823821 , H01L21/823878 , H01L29/0649 , H01L29/1033 , H01L29/167 , H01L29/66803
Abstract: We disclose semiconductor devices, comprising a semiconductor substrate comprising a substrate material; and a plurality of fins disposed on the substrate, each fin comprising a lower region comprising the substrate material, a dopant region disposed above the lower region and comprising at least one dopant, and a channel region disposed above the dopant region and comprising a semiconductor material, wherein the channel region comprises less than 1×1018 dopant molecules/cm3, as well as methods, apparatus, and systems for fabricating such semiconductor devices.
-
公开(公告)号:US09780185B2
公开(公告)日:2017-10-03
申请号:US15232300
申请日:2016-08-09
Inventor: Hyun-Jin Cho , Tenko Yamashita , Hui Zang
IPC: H01L29/51 , H01L27/092 , H01L29/78 , H01L29/66 , H01L29/49 , H01L29/423 , H01L21/8238 , H01L21/02 , H01L21/28 , H01L27/12
CPC classification number: H01L29/512 , H01L21/02532 , H01L21/0262 , H01L21/28088 , H01L21/823814 , H01L21/823821 , H01L21/823828 , H01L21/823842 , H01L21/823864 , H01L21/845 , H01L27/0922 , H01L27/0924 , H01L27/1211 , H01L29/42364 , H01L29/42376 , H01L29/4238 , H01L29/4958 , H01L29/4966 , H01L29/66545 , H01L29/6656 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: A method of forming a gate structure for a semiconductor device that includes forming first spacers on the sidewalls of replacement gate structures that are present on a fin structure, wherein an upper surface of the first spacers is offset from an upper surface of the replacement gate structure, and forming at least second spacers on the first spacers and the exposed surfaces of the replacement gate structure. The method may further include substituting the replacement gate structure with a functional gate structure having a first width portion in a first space between adjacent first spacers, and a second width portion having a second width in a second space between adjacent second spacers, wherein the second width is greater than the first width.
-
-
-
-
-
-
-
-
-