COIL TYPE UNIT FOR WIRELESS POWER TRANSMISSION, WIRELESS POWER TRANSMISSION DEVICE, ELECTRONIC DEVICE AND MANUFACTURING METHOD OF COIL TYPE UNIT FOR WIRELESS POWER TRANSMISSION
    1.
    发明申请
    COIL TYPE UNIT FOR WIRELESS POWER TRANSMISSION, WIRELESS POWER TRANSMISSION DEVICE, ELECTRONIC DEVICE AND MANUFACTURING METHOD OF COIL TYPE UNIT FOR WIRELESS POWER TRANSMISSION 有权
    用于无线电力传输的线圈类型单元,无线电力传输设备,电子设备和用于无线电力传输的线圈类型单元的制造方法

    公开(公告)号:US20150061400A1

    公开(公告)日:2015-03-05

    申请号:US14332082

    申请日:2014-07-15

    Abstract: The present invention relates to a coil type unit for wireless power transmission, a wireless power transmission device, an electronic device, and a manufacturing method of a coil type unit for wireless power transmission. A coil type unit for wireless power transmission of the present invention includes a coil portion having a coil pattern on a substrate; a magnetic portion having the coil portion attached to one surface thereof and a conductive pattern formed thereon; an adhesive portion interposed between the magnetic portion and the coil portion to mutually bond the magnetic portion and the coil portion; and a conductive hole for electrically connecting the coil pattern and the conductive pattern, wherein the adhesive portion is formed on one surface of the magnetic portion having the conductive pattern thereon while being formed in an area other than the area in which the conductive pattern is formed.

    Abstract translation: 本发明涉及一种用于无线电力传输的线圈类型单元,无线电力传输装置,电子设备以及用于无线电力传输的线圈型单元的制造方法。 本发明的无线电力传输线圈型单元包括在基板上具有线圈图案的线圈部分; 具有安装在其一个表面上的线圈部分和形成在其上的导电图案的磁性部分; 插入在所述磁性部分和所述线圈部分之间以将所述磁性部分和所述线圈部分相互粘合的粘合部分; 以及用于电连接线圈图案和导电图案的导电孔,其中粘合部分形成在具有导电图案的磁性部分的一个表面上,同时形成在除了形成导电图案的区域之外的区域中 。

    INTERPOSER SUBSTRATE AND METHOD OF MANUFACTURING THE SAME
    2.
    发明申请
    INTERPOSER SUBSTRATE AND METHOD OF MANUFACTURING THE SAME 审中-公开
    插件基板及其制造方法

    公开(公告)号:US20150055312A1

    公开(公告)日:2015-02-26

    申请号:US14250965

    申请日:2014-04-11

    Abstract: Disclosed herein is an interposer substrate, including: a core layer and a through core via (TCV) penetrating through the core layer; circuit wirings formed on both surfaces of the core layer and a TCV upper pad and a TCV lower pad which are each bonded to upper and lower surfaces of the TCV formed on both surfaces of the core layer; upper insulating layers covering the TCV upper pad and the circuit wiring formed on one surface of the core layer and having the circuit wirings formed on upper surfaces thereof; a stack via penetrating through the upper insulating layers of each layer and having one end connected to the TCV upper pad; and a lower insulating layer covering the TCV lower pad and the circuit wiring formed on the other surface of the core layer and provided with an opening which exposes the TCV lower pad.

    Abstract translation: 本发明公开了一种内插衬底,包括:穿透核心层的核心层和穿芯通孔(TCV); 形成在芯层的两个表面上的电路布线和TCV上焊盘和TCV下焊盘,其各自结合到形成在芯层的两个表面上的TCV的上表面和下表面; 覆盖TCV上焊盘的上绝缘层和形成在芯层的一个表面上并且在其上表面上形成电路布线的电路布线; 通过穿过每层的上绝缘层并且具有连接到TCV上垫的一端的叠层; 以及覆盖TCV下焊盘的下绝缘层和形成在芯层的另一表面上的电路布线,并且设置有暴露TCV下焊盘的开口。

    SENSOR FOR DETECTING FINGERPRINT AND METHOD OF MANUFACTURING THE SAME
    3.
    发明申请
    SENSOR FOR DETECTING FINGERPRINT AND METHOD OF MANUFACTURING THE SAME 审中-公开
    用于检测指纹的传感器及其制造方法

    公开(公告)号:US20170061189A1

    公开(公告)日:2017-03-02

    申请号:US15093997

    申请日:2016-04-08

    CPC classification number: G06K9/0002

    Abstract: Disclosed are sensors for detecting a fingerprint and methods of manufacturing the sensor. The sensor for detecting a fingerprint includes a substrate, first conductor lines formed on a surface of the substrate, an insulating layer formed on the first conductor lines, and second conductor lines formed on the insulating layer. A width of the first conductor lines or a width of the second conductor lines is 1-10 μm.

    Abstract translation: 公开了用于检测指纹的传感器和制造传感器的方法。 用于检测指纹的传感器包括基板,形成在基板的表面上的第一导体线,形成在第一导体线上的绝缘层,以及形成在绝缘层上的第二导体线。 第一导体线的宽度或第二导体线的宽度为1-10μm。

    FAN-OUT SEMICONDUCTOR PACKAGE
    4.
    发明申请

    公开(公告)号:US20190019757A1

    公开(公告)日:2019-01-17

    申请号:US15819541

    申请日:2017-11-21

    Abstract: A fan-out semiconductor package includes: a semiconductor chip; an encapsulant encapsulating at least portions of the semiconductor chip; and a first connection member disposed on the semiconductor chip and including a first redistribution layer electrically connected to the connection pads and a second redistribution layer electrically connected to the connection pads and disposed on the first redistribution layer. The first redistribution layer includes a first pattern having a plurality of degassing holes, the second redistribution layer includes a second pattern having a first line portion having a first line width and a second line portion connected to the first line portion and having a second line width greater than the first line width, and the second line portion overlaps at least one of the plurality of degassing holes when being projected in a direction perpendicular to the active surface.

    PRINTED CIRCUIT BOARD AND METHOD OF FABRICATING THE SAME
    8.
    发明申请
    PRINTED CIRCUIT BOARD AND METHOD OF FABRICATING THE SAME 审中-公开
    印刷电路板及其制造方法

    公开(公告)号:US20150000958A1

    公开(公告)日:2015-01-01

    申请号:US14074338

    申请日:2013-11-07

    CPC classification number: H05K3/4647 H05K2201/09827

    Abstract: The present invention discloses a printed circuit board including a lower wiring layer, an insulating layer which buries the lower wiring layer, and an upper wiring layer formed on the insulating layer to improve reliability of interlayer electrical connection between the wiring layers, wherein the interlayer connection between the upper wiring layer and the lower wiring layer is performed by a via electrode which is provided between the upper wiring layer and the lower wiring layer and has an upper surface bonded to the upper wiring layer and a lower surface bonded to the lower wiring layer, wherein the lower surface of the via electrode is larger than the upper surface thereof.

    Abstract translation: 本发明公开了一种印刷电路板,包括下布线层,埋置下布线层的绝缘层和形成在绝缘层上的上布线层,以提高布线层之间的层间电连接的可靠性,其中层间连接 上布线层和下布线层之间的通孔电极通过设置在上布线层和下布线层之间的通孔电极进行,并且具有与上布线层接合的上表面和接合到下布线层的下表面 其中,所述通孔电极的下表面大于其上表面。

    PRINTED CIRCUIT BOARD AND SURFACE TREATMENT METHOD OF PRINTED CIRCUIT BOARD
    9.
    发明申请
    PRINTED CIRCUIT BOARD AND SURFACE TREATMENT METHOD OF PRINTED CIRCUIT BOARD 审中-公开
    印刷电路板和印刷电路板的表面处理方法

    公开(公告)号:US20140182905A1

    公开(公告)日:2014-07-03

    申请号:US14143475

    申请日:2013-12-30

    Abstract: Disclosed herein are a printed circuit board including a copper foil layer surface treated with Pb-free solder having the same height as that of a solder resist, and a surface treatment method of the printed circuit board.According to the present invention, the surface treatment of the package board or interposer board having an ultra-fine pitch (300 μm or less) may be easily implemented by a cheap process. In addition, the surface treatment of the printed circuit board may be eco-friendly performed by using the Pb-free solder, and it may be easy to surface treat the package board or interposer board based on the organic material sensitive to a high temperature.

    Abstract translation: 本发明公开了一种印刷电路板,其包括利用与阻焊剂相同高度的无铅焊料处理的铜箔层表面和印刷电路板的表面处理方法。 根据本发明,可以通过廉价的处理容易地实现具有超细间距(300μm以下)的封装基板或中介板的表面处理。 此外,印刷电路板的表面处理可以通过使用无铅焊料进行环保处理,并且可以容易地基于对高温敏感的有机材料来表面处理封装板或插入板。

    PLUG VIA STACKED STRUCTURE, STACKED SUBSTRATE HAVING VIA STACKED STRUCTURE AND MANUFACTURING METHOD THEREOF
    10.
    发明申请
    PLUG VIA STACKED STRUCTURE, STACKED SUBSTRATE HAVING VIA STACKED STRUCTURE AND MANUFACTURING METHOD THEREOF 有权
    通过堆叠结构通过堆叠结构的堆叠基板和其制造方法

    公开(公告)号:US20130320561A1

    公开(公告)日:2013-12-05

    申请号:US13906951

    申请日:2013-05-31

    Abstract: Disclosed herein is a plug via stacked structure including: a through hole plating layer plated on a through hole inner wall and around top and bottom of a through hole at thickness t; a via plug filled in an inner space of the through hole plating layer; a circuit pattern formed over the top and bottom of the through hole plating layer and the via plug and making a thickness t′ formed on the through hole plating layer thicker than a thickness t; and a stacked conductive via filled in a via hole formed on the top of the through hole and formed at thickness α from a top of the circuit pattern, wherein T≦t″+α is satisfied, T represents a sum of the thicknesses t and t′ and t″ is a thickness of a portion of the circuit pattern formed on the via plug.

    Abstract translation: 本文公开了一种插头通孔堆叠结构,包括:镀敷在通孔内壁上且贯穿孔的顶部和底部的通孔镀层,厚度为t; 通孔塞,其填充在所述通孔镀层的内部空间中; 形成在通孔镀层和通孔塞的顶部和底部上并形成在厚度t以上的通孔镀层上的厚度t'的电路图案; 以及填充在通孔顶部形成的通孔的叠层导电通孔,其形成为从电路图案的顶部的厚度α,其中T @ t“+α满足,T表示厚度t的和 并且t'和t“是形成在通孔塞上的电路图案的一部分的厚度。

Patent Agency Ranking