Semiconductor devices
    2.
    发明授权

    公开(公告)号:US10978655B2

    公开(公告)日:2021-04-13

    申请号:US16562434

    申请日:2019-09-05

    Abstract: A semiconductor device includes a first conductive pattern at an upper portion of a first insulating interlayer on a first substrate, a first plurality of conductive nanotubes (CNTs) extending vertically, a second conductive pattern at a lower portion of a second insulating interlayer beneath a second substrate, and a second plurality of CNTs extending vertically. A lower surface of the second insulating interlayer contacts an upper surface of the first insulating interlayer. At least a portion of a sidewall of each of the first plurality of CNTs is covered by the first conductive pattern, and at least a portion of a sidewall of each of the second plurality of CNTs is covered by the second conductive pattern. The first and second conductive patterns vertically face each other, and at least one of the first plurality of CNTs and at least one of the second plurality of CNTs contact each other.

    Semiconductor device
    3.
    发明授权

    公开(公告)号:US10833032B2

    公开(公告)日:2020-11-10

    申请号:US16052383

    申请日:2018-08-01

    Abstract: A semiconductor device includes a protective layer, a redistribution pattern, a pad pattern and an insulating polymer layer. The protective layer may be formed on a substrate. The redistribution pattern may be formed on the protective layer. An upper surface of the redistribution may be substantially flat. The pad pattern may be formed directly on the redistribution pattern. An upper surface of the pad pattern may be substantially flat. The insulating polymer layer may be formed on the redistribution pattern and the pad pattern. An upper surface of the insulating polymer layer may be lower than the upper surface of the pad pattern. The semiconductor device may have a high reliability.

    Semiconductor devices
    6.
    发明授权

    公开(公告)号:US10446774B2

    公开(公告)日:2019-10-15

    申请号:US15870922

    申请日:2018-01-13

    Abstract: A semiconductor device includes a first conductive pattern at an upper portion of a first insulating interlayer on a first substrate, a first plurality of conductive nanotubes (CNTs) extending vertically, a second conductive pattern at a lower portion of a second insulating interlayer beneath a second substrate, and a second plurality of CNTs extending vertically. A lower surface of the second insulating interlayer contacts an upper surface of the first insulating interlayer. At least a portion of a sidewall of each of the first plurality of CNTs is covered by the first conductive pattern, and at least a portion of a sidewall of each of the second plurality of CNTs is covered by the second conductive pattern. The first and second conductive patterns vertically face each other, and at least one of the first plurality of CNTs and at least one of the second plurality of CNTs contact each other.

    Semiconductor integrated circuit, method for fabricating the same, and semiconductor package
    8.
    发明授权
    Semiconductor integrated circuit, method for fabricating the same, and semiconductor package 有权
    半导体集成电路及其制造方法以及半导体封装

    公开(公告)号:US09252141B2

    公开(公告)日:2016-02-02

    申请号:US14326282

    申请日:2014-07-08

    Abstract: A semiconductor integrated circuit device includes a TSV (Through Silicon Via) extending through a substrate, a first well in the substrate adjacent a first surface of the substrate, a gate of an active device on the first well, a charging protection well, and a charging protection gate on the charging protection well. The charging protection well is disposed in the substrate adjacent the first surface of the substrate, is interposed between the TSV hole and the first well, and surrounds the TSV hole. The charging protection gate prevents the gate of the active device from being damaged when the TSV is formed especially when using a plasma etch process to form a TSV hole in the substrate.

    Abstract translation: 半导体集成电路器件包括延伸穿过衬底的TSV(贯通硅通孔),邻近衬底第一表面的衬底中的第一阱,第一阱上的有源器件的栅极,充电保护阱和 充电保护门对充电保护良好。 充电保护孔设置在基板的与基板的第一表面相邻的基板中,插入在TSV孔和第一阱之间,并且包围TSV孔。 当TSV形成时,充电保护门防止有源器件的栅极被损坏,特别是当使用等离子体蚀刻工艺在衬底中形成TSV孔时。

    Semiconductor device
    10.
    发明授权

    公开(公告)号:US11469202B2

    公开(公告)日:2022-10-11

    申请号:US17029639

    申请日:2020-09-23

    Abstract: A semiconductor device includes a protective layer, a redistribution pattern, a pad pattern and an insulating polymer layer. The protective layer may be formed on a substrate. The redistribution pattern may be formed on the protective layer. An upper surface of the redistribution may be substantially flat. The pad pattern may be formed directly on the redistribution pattern. An upper surface of the pad pattern may be substantially flat. The insulating polymer layer may be formed on the redistribution pattern and the pad pattern. An upper surface of the insulating polymer layer may be lower than the upper surface of the pad pattern.

Patent Agency Ranking