INTEGRATED ELECTRONIC DEVICE HAVING A TEST ARCHITECTURE, AND TEST METHOD THEREOF
    143.
    发明申请
    INTEGRATED ELECTRONIC DEVICE HAVING A TEST ARCHITECTURE, AND TEST METHOD THEREOF 有权
    具有测试架构的集成电子设备及其测试方法

    公开(公告)号:US20160320449A1

    公开(公告)日:2016-11-03

    申请号:US14958093

    申请日:2015-12-03

    Inventor: Alberto Pagani

    Abstract: An electronic device having a functional portion and a test portion. The test portion includes a boundary scan register formed by a plurality of test cells arranged in the body according to a register sequence, where first test cells are configured to form a serial-to-parallel converter and second test cells are configured to form a parallel-to-serial converter. The test cells are each coupled to a respective data access pin of the device and to a respective input/output point of the functional part and have a first test input and a test output. The boundary scan register defines two test half-paths formed, respectively, by the first test cells and by the second test cells. The first test cells are directly coupled according to a first sub-sequence, and the second test cells are directly coupled according to a second sub-sequence.

    Abstract translation: 具有功能部分和测试部分的电子设备。 测试部分包括由根据寄存器序列布置在身体中的多个测试单元形成的边界扫描寄存器,其中第一测试单元被配置为形成串并转换器,并且第二测试单元被配置为形成并行 串行转换器。 测试单元各自耦合到设备的相应数据访问引脚和功能部件的相应输入/输出点,并且具有第一测试输入和测试输出。 边界扫描寄存器分别由第一测试单元和第二测试单元分别形成两个测试半路。 第一测试单元根据第一子序列直接耦合,并且第二测试单元根据第二子序列直接耦合。

    Testing integrated circuits using few test probes
    144.
    发明授权
    Testing integrated circuits using few test probes 有权
    使用少量测试探针测试集成电路

    公开(公告)号:US09442159B2

    公开(公告)日:2016-09-13

    申请号:US13716018

    申请日:2012-12-14

    Inventor: Alberto Pagani

    Abstract: A method of testing integrated circuits, including establishing at least a first physical communication channel between a test equipment and an integrated circuit under test by having at least a first probe of the test equipment contacting a corresponding physical contact terminal of the integrated circuit under test; having the test equipment and the integrated circuit under test exchange, over said first physical communication channel, at least two signals selected from the group including at least two test stimuli and at least two test response signals, wherein said at least two signals are exchanged by means of at least one modulated carrier wave modulated by the at least two signals.

    Abstract translation: 一种测试集成电路的方法,包括通过使测试设备的至少第一探针与被测集成电路的对应的物理接触端子相接触来在测试设备和被测集成电路之间建立至少第一物理通信通道; 使所述测试设备和被测集成电路交换,通过所述第一物理通信信道,从包括至少两个测试刺激和至少两个测试响应信号的组中选出的至少两个信号,其中所述至少两个信号由 由至少两个信号调制的至少一个调制载波的装置。

    SYSTEM AND METHOD FOR ELECTRICAL TESTING OF THROUGH SILICON VIAS (TSVs)
    148.
    发明申请
    SYSTEM AND METHOD FOR ELECTRICAL TESTING OF THROUGH SILICON VIAS (TSVs) 审中-公开
    通过硅(VIV)进行电气测试的系统和方法

    公开(公告)号:US20150355267A1

    公开(公告)日:2015-12-10

    申请号:US14827796

    申请日:2015-08-17

    Inventor: Alberto Pagani

    Abstract: A testing system for carrying out electrical testing of at least one first through via forms an insulated via structure extending only part way through a substrate of a first body of semiconductor material. The testing system has a first electrical test circuit integrated in the first body and electrically coupled to the insulated via structure. The first electrical test circuit enables detection of at least one electrical parameter of the insulated via structure.

    Abstract translation: 用于进行至少一个第一通孔的电气测试的测试系统形成仅仅部分地延伸穿过第一半导体材料体的衬底的绝缘通孔结构。 测试系统具有集成在第一主体中并电耦合到绝缘通孔结构的第一电测试电路。 第一电测试电路能够检测绝缘通孔结构的至少一个电参数。

Patent Agency Ranking