Microelectronic package comprising offset conductive posts on compliant layer
    5.
    发明授权
    Microelectronic package comprising offset conductive posts on compliant layer 有权
    微电子封装包括柔性层上的偏移导电柱

    公开(公告)号:US08207604B2

    公开(公告)日:2012-06-26

    申请号:US10985126

    申请日:2004-11-10

    IPC分类号: H01L23/485

    摘要: A microelectronic package includes a mounting structure, a microelectronic element associated with the mounting structure, and a plurality of conductive posts physically connected to the mounting structure and electrically connected to the microelectronic element. The conductive posts project from the mounting structure in an upward direction, at least one of the conductive posts being an offset post. Each offset post has a base connected to the mounting structure, the base of each offset post defining a centroid. Each offset post also defines an upper extremity having a centroid, the centroid of the upper extremity being offset from the centroid of the base in a horizontal offset direction transverse to the upward direction. The mounting structure is adapted to permit tilting of each offset post about a horizontal axis so that the upper extremities may wipe across a contact pad of an opposing circuit board.

    摘要翻译: 微电子封装包括安装结构,与安装结构相关联的微电子元件以及物理连接到安装结构并电连接到微电子元件的多个导电柱。 导电柱从安装结构沿向上的方向突出,至少一个导电柱是偏移柱。 每个偏移柱具有连接到安装结构的基座,每个偏置柱的基部限定质心。 每个偏移柱还限定具有质心的上肢,上肢的质心在垂直于向上方向的水平偏移方向上偏离基部的质心。 安装结构适于允许每个偏移柱绕水平轴线倾斜,使得上端部可以擦过相对电路板的接触垫。

    Micro pin grid array with wiping action
    7.
    发明申请
    Micro pin grid array with wiping action 有权
    微针格栅阵列与擦拭动作

    公开(公告)号:US20050181655A1

    公开(公告)日:2005-08-18

    申请号:US10985126

    申请日:2004-11-10

    摘要: A microelectronic package includes a mounting structure, a microelectronic element associated with the mounting structure, and a plurality of conductive posts physically connected to the mounting structure and electrically connected to the microelectronic element. The conductive posts project from the mounting structure in an upward direction, at least one of the conductive posts being an offset post. Each offset post has a base connected to the mounting structure, the base of each offset post defining a centroid. Each offset post also defines an upper extremity having a centroid, the centroid of the upper extremity being offset from the centroid of the base in a horizontal offset direction transverse to the upward direction. The mounting structure is adapted to permit tilting of each offset post about a horizontal axis so that the upper extremities may wipe across a contact pad of an opposing circuit board.

    摘要翻译: 微电子封装包括安装结构,与安装结构相关联的微电子元件以及物理连接到安装结构并电连接到微电子元件的多个导电柱。 导电柱从安装结构沿向上的方向突出,至少一个导电柱是偏移柱。 每个偏移柱具有连接到安装结构的基座,每个偏置柱的基部限定质心。 每个偏移柱还限定具有质心的上肢,上肢的质心在垂直于向上方向的水平偏移方向上偏离基部的质心。 安装结构适于允许每个偏移柱绕水平轴线倾斜,使得上端部可以擦过相对电路板的接触垫。

    Chip handling methods and apparatus
    10.
    发明申请
    Chip handling methods and apparatus 审中-公开
    芯片处理方法和装置

    公开(公告)号:US20060013680A1

    公开(公告)日:2006-01-19

    申请号:US11183635

    申请日:2005-07-18

    IPC分类号: B65G49/07

    摘要: An array of chips spaced apart from one another by chip spacing distances, as, for example, an array of chips on a wafer dicing tape is juxtaposed with an array of chip receiving elements spaced apart from one another by receiving element spacing distances different from the chip spacing distances, as, for example, an array of substrates or fixtures spaced apart from one another at distances substantially larger than the chip spacing distances. The juxtaposing step is performed so that a set of chips including less than all of the chips in the array of chips is aligned with a set of the chip receiving elements. This set of chips is transferred to the set of chip receiving elements while the arrays are aligned with one another. The cycle may be repeated using the same or different array of chips, and using the same or different array of chip receiving elements. Numerous small chips can be transferred to large chip receiving elements without handling individual chips, and without the use of equipment such as pick-and-place equipment commonly used for such handling.

    摘要翻译: 通过芯片间隔距离彼此间隔开的芯片阵列,例如晶片切割带上的芯片阵列,与芯片接收元件阵列并列,通过接收元件间隔距离不同的芯片接收元件 芯片间隔距离,例如基板或固定装置的阵列,其距离基本上大于芯片间距距离彼此间隔开。 执行并置步骤,使得包括小于芯片阵列中的所有芯片的芯片组与一组芯片接收元件对准。 当阵列彼此对准时,这组芯片被传送到芯片接收元件组。 可以使用相同或不同的芯片阵列,并使用相同或不同的芯片接收元件阵列重复该周期。 许多小芯片可以转移到大的芯片接收元件而不处理单个芯片,并且不使用诸如通常用于这种处理的拾取和放置设备的设备。