-
1.
公开(公告)号:US11569136B2
公开(公告)日:2023-01-31
申请号:US16218823
申请日:2018-12-13
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Kang Chen
IPC: H01L21/44 , H01L23/48 , H01L23/52 , H01L21/66 , H01L21/56 , H01L23/498 , H01L23/00 , H01L23/538 , H01L25/10 , H01L23/31 , H01L23/28 , H01L21/48 , H01L21/78
Abstract: A semiconductor device has a substrate with first and second conductive layers formed over first and second opposing surfaces of the substrate. A plurality of bumps is formed over the substrate. A semiconductor die is mounted to the substrate between the bumps. An encapsulant is deposited over the substrate and semiconductor die. A portion of the bumps extends out from the encapsulant. A portion of the encapsulant is removed to expose the substrate. An interconnect structure is formed over the encapsulant and semiconductor die and electrically coupled to the bumps. A portion of the substrate can be removed to expose the first or second conductive layer. A portion of the substrate can be removed to expose the bumps. The substrate can be removed and a protection layer formed over the encapsulant and semiconductor die. A semiconductor package is disposed over the substrate and electrically connected to the substrate.
-
公开(公告)号:US11370655B2
公开(公告)日:2022-06-28
申请号:US16825567
申请日:2020-03-20
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Won Kyoung Choi , Kang Chen , Ivan Micallef
IPC: B81B7/00 , B81C1/00 , H01L21/56 , H01L23/538 , H01L23/552 , H01L23/00 , H01L25/10 , H01L25/00
Abstract: A semiconductor device has a first semiconductor die and a modular interconnect structure adjacent to the first semiconductor die. An encapsulant is deposited over the first semiconductor die and modular interconnect structure as a reconstituted panel. An interconnect structure is formed over the first semiconductor die and modular interconnect structure. An active area of the first semiconductor die remains devoid of the interconnect structure. A second semiconductor die is mounted over the first semiconductor die with an active surface of the second semiconductor die oriented toward an active surface of the first semiconductor die. The reconstituted panel is singulated before or after mounting the second semiconductor die. The first or second semiconductor die includes a microelectromechanical system (MEMS). The second semiconductor die includes an encapsulant and an interconnect structure formed over the second semiconductor die. Alternatively, the second semiconductor die is mounted to an interposer disposed over the interconnect structure.
-
3.
公开(公告)号:US20200335358A1
公开(公告)日:2020-10-22
申请号:US16918643
申请日:2020-07-01
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Xu Sheng Bao , Kang Chen
IPC: H01L21/48 , H01L23/00 , H01L23/498 , H01L23/538
Abstract: A semiconductor device has a first conductive layer and a semiconductor die disposed adjacent to the first conductive layer. An encapsulant is deposited over the first conductive layer and semiconductor die. An insulating layer is formed over the encapsulant, semiconductor die, and first conductive layer. A second conductive layer is formed over the insulating layer. A first portion of the first conductive layer is electrically connected to VSS and forms a ground plane. A second portion of the first conductive layer is electrically connected to VDD and forms a power plane. The first conductive layer, insulating layer, and second conductive layer constitute a decoupling capacitor. A microstrip line including a trace of the second conductive layer is formed over the insulating layer and first conductive layer. The first conductive layer is provided on an embedded dummy die, interconnect unit, or modular PCB unit.
-
4.
公开(公告)号:US20190115268A1
公开(公告)日:2019-04-18
申请号:US16218823
申请日:2018-12-13
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Kang Chen
IPC: H01L21/66 , H01L23/498 , H01L23/28 , H01L21/78 , H01L23/00 , H01L21/48 , H01L21/56 , H01L23/538 , H01L25/10 , H01L23/31
Abstract: A semiconductor device has a substrate with first and second conductive layers formed over first and second opposing surfaces of the substrate. A plurality of bumps is formed over the substrate. A semiconductor die is mounted to the substrate between the bumps. An encapsulant is deposited over the substrate and semiconductor die. A portion of the bumps extends out from the encapsulant. A portion of the encapsulant is removed to expose the substrate. An interconnect structure is formed over the encapsulant and semiconductor die and electrically coupled to the bumps. A portion of the substrate can be removed to expose the first or second conductive layer. A portion of the substrate can be removed to expose the bumps. The substrate can be removed and a protection layer formed over the encapsulant and semiconductor die. A semiconductor package is disposed over the substrate and electrically connected to the substrate.
-
5.
公开(公告)号:US20180026023A1
公开(公告)日:2018-01-25
申请号:US15676488
申请日:2017-08-14
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Kang Chen , Seung Wook Yoon
IPC: H01L25/00 , H01L21/768 , H01L23/00 , H01L21/683 , H01L23/522 , H01L25/065 , H01L23/552 , H01L23/538 , H01L23/498 , H01L23/31 , H01L21/56 , H01L25/10
CPC classification number: H01L25/50 , H01L21/56 , H01L21/561 , H01L21/568 , H01L21/6835 , H01L21/6836 , H01L21/76802 , H01L21/76877 , H01L23/3157 , H01L23/49816 , H01L23/49827 , H01L23/5226 , H01L23/5389 , H01L23/552 , H01L24/11 , H01L24/13 , H01L24/16 , H01L24/81 , H01L24/82 , H01L24/96 , H01L24/97 , H01L25/0655 , H01L25/0657 , H01L25/105 , H01L2221/68327 , H01L2221/68345 , H01L2221/68381 , H01L2223/54426 , H01L2224/03 , H01L2224/03002 , H01L2224/03003 , H01L2224/0346 , H01L2224/0401 , H01L2224/04105 , H01L2224/05552 , H01L2224/0557 , H01L2224/05571 , H01L2224/05611 , H01L2224/05624 , H01L2224/05639 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/0613 , H01L2224/11 , H01L2224/1132 , H01L2224/11334 , H01L2224/1146 , H01L2224/12105 , H01L2224/13014 , H01L2224/13021 , H01L2224/13025 , H01L2224/131 , H01L2224/13111 , H01L2224/13113 , H01L2224/13116 , H01L2224/13124 , H01L2224/13139 , H01L2224/13144 , H01L2224/13147 , H01L2224/13155 , H01L2224/14104 , H01L2224/16145 , H01L2224/16225 , H01L2224/16237 , H01L2224/16238 , H01L2224/24137 , H01L2224/48091 , H01L2224/73253 , H01L2224/73259 , H01L2224/73265 , H01L2224/73267 , H01L2224/76155 , H01L2224/81 , H01L2224/81191 , H01L2224/81193 , H01L2224/81447 , H01L2224/81805 , H01L2224/82005 , H01L2224/92 , H01L2224/94 , H01L2224/96 , H01L2224/97 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2225/06548 , H01L2225/1035 , H01L2225/1058 , H01L2924/00011 , H01L2924/00014 , H01L2924/01004 , H01L2924/01006 , H01L2924/01013 , H01L2924/01023 , H01L2924/01024 , H01L2924/01029 , H01L2924/01033 , H01L2924/01046 , H01L2924/01047 , H01L2924/01049 , H01L2924/01072 , H01L2924/01073 , H01L2924/01074 , H01L2924/01078 , H01L2924/01079 , H01L2924/01082 , H01L2924/01322 , H01L2924/014 , H01L2924/09701 , H01L2924/12041 , H01L2924/12042 , H01L2924/12043 , H01L2924/1306 , H01L2924/13091 , H01L2924/14 , H01L2924/1433 , H01L2924/15311 , H01L2924/1532 , H01L2924/15331 , H01L2924/181 , H01L2924/1815 , H01L2924/18161 , H01L2924/18162 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/30105 , H01L2924/3025 , H01L2924/3511 , H01L2224/82 , H01L2924/00 , H01L2924/00012
Abstract: A semiconductor device has an encapsulant deposited over a first surface of the semiconductor die and around the semiconductor die. A first insulating layer is formed over a second surface of the semiconductor die opposite the first surface. A conductive layer is formed over the first insulating layer. An interconnect structure is formed through the encapsulant outside a footprint of the semiconductor die and electrically connected to the conductive layer. The first insulating layer includes an optically transparent or translucent material. The semiconductor die includes a sensor configured to receive an external stimulus passing through the first insulating layer. A second insulating layer is formed over the first surface of the semiconductor die. A conductive via is formed through the first insulating layer outside a footprint of the semiconductor die. A plurality of stacked semiconductor devices is electrically connected through the interconnect structure.
-
6.
公开(公告)号:US20170297903A1
公开(公告)日:2017-10-19
申请号:US15362199
申请日:2016-11-28
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Won Kyoung Choi , Kang Chen , Ivan Micallef
IPC: B81B7/00 , B81C1/00 , H01L21/56 , H01L23/538 , H01L23/00 , H01L25/10 , H01L23/552 , H01L25/00
CPC classification number: B81B7/007 , B81C1/0023 , B81C1/00301 , B81C1/00904 , H01L21/561 , H01L21/568 , H01L23/5389 , H01L23/552 , H01L24/16 , H01L24/19 , H01L24/81 , H01L24/96 , H01L24/97 , H01L25/105 , H01L25/50 , H01L2224/03 , H01L2224/0401 , H01L2224/04042 , H01L2224/04105 , H01L2224/12105 , H01L2224/131 , H01L2224/16227 , H01L2224/16237 , H01L2224/32145 , H01L2224/32225 , H01L2224/48091 , H01L2224/48227 , H01L2224/48235 , H01L2224/73265 , H01L2224/73267 , H01L2224/81005 , H01L2224/81191 , H01L2224/81815 , H01L2224/94 , H01L2224/97 , H01L2225/1035 , H01L2225/1058 , H01L2924/13091 , H01L2924/15 , H01L2924/15311 , H01L2924/16251 , H01L2924/181 , H01L2924/18162 , H01L2924/3511 , H01L2224/11 , H01L2224/81 , H01L2924/00012 , H01L2224/83 , H01L2224/85 , H01L2924/00 , H01L2924/00014 , H01L2924/014
Abstract: A semiconductor device has a first semiconductor die and a modular interconnect structure adjacent to the first semiconductor die. An encapsulant is deposited over the first semiconductor die and modular interconnect structure as a reconstituted panel. An interconnect structure is formed over the first semiconductor die and modular interconnect structure. An active area of the first semiconductor die remains devoid of the interconnect structure. A second semiconductor die is mounted over the first semiconductor die with an active surface of the second semiconductor die oriented toward an active surface of the first semiconductor die. The reconstituted panel is singulated before or after mounting the second semiconductor die. The first or second semiconductor die includes a microelectromechanical system (MEMS). The second semiconductor die includes an encapsulant and an interconnect structure formed over the second semiconductor die. Alternatively, the second semiconductor die is mounted to an interposer disposed over the interconnect structure.
-
7.
公开(公告)号:US20170084526A1
公开(公告)日:2017-03-23
申请号:US15367423
申请日:2016-12-02
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Kang Chen , Jianmin Fang , Xia Feng
IPC: H01L23/498 , H01L23/31 , H01L21/768 , H01L23/00 , H01L21/56
CPC classification number: H01L23/49816 , H01L21/56 , H01L21/563 , H01L21/568 , H01L21/76802 , H01L21/76879 , H01L23/3114 , H01L23/3192 , H01L23/49822 , H01L23/5389 , H01L24/06 , H01L24/11 , H01L24/14 , H01L24/19 , H01L24/82 , H01L24/96 , H01L2223/5448 , H01L2224/0401 , H01L2224/04105 , H01L2224/12105 , H01L2224/48091 , H01L2224/73265 , H01L2224/94 , H01L2924/01004 , H01L2924/01005 , H01L2924/01006 , H01L2924/01013 , H01L2924/01029 , H01L2924/01032 , H01L2924/01033 , H01L2924/01047 , H01L2924/01049 , H01L2924/01073 , H01L2924/01075 , H01L2924/01078 , H01L2924/01079 , H01L2924/01082 , H01L2924/01322 , H01L2924/014 , H01L2924/09701 , H01L2924/10329 , H01L2924/12041 , H01L2924/12042 , H01L2924/1306 , H01L2924/13091 , H01L2924/15311 , H01L2924/181 , H01L2924/1815 , H01L2924/18162 , H01L2924/3511 , H01L2924/37001 , H01L2924/00014 , H01L2924/00 , H01L2224/03
Abstract: A semiconductor device comprises a semiconductor die including a conductive layer. A first insulating layer is formed over the semiconductor die and conductive layer. An encapsulant is disposed over the semiconductor die. A compliant island is formed over the first insulating layer. An interconnect structure is formed over the compliant island. An under bump metallization (UBM) is formed over the compliant island. The compliant island includes a diameter greater than 5 μm larger than a diameter of the UBM. An opening is formed in the compliant island over the conductive layer. A second insulating layer is formed over the first insulating layer and compliant island. A third insulating layer is formed over an interface between the semiconductor die and the encapsulant. An opening is formed in the third insulating layer over the encapsulant for stress relief.
-
8.
公开(公告)号:US20230096463A1
公开(公告)日:2023-03-30
申请号:US18060115
申请日:2022-11-30
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Kang Chen
IPC: H01L21/66 , H01L23/00 , H01L23/538 , H01L21/56 , H01L21/48 , H01L23/498 , H01L23/31 , H01L21/78 , H01L23/28 , H01L25/10
Abstract: A semiconductor device has a substrate with first and second conductive layers formed over first and second opposing surfaces of the substrate. A plurality of bumps is formed over the substrate. A semiconductor die is mounted to the substrate between the bumps. An encapsulant is deposited over the substrate and semiconductor die. A portion of the bumps extends out from the encapsulant. A portion of the encapsulant is removed to expose the substrate. An interconnect structure is formed over the encapsulant and semiconductor die and electrically coupled to the bumps. A portion of the substrate can be removed to expose the first or second conductive layer. A portion of the substrate can be removed to expose the bumps. The substrate can be removed and a protection layer formed over the encapsulant and semiconductor die. A semiconductor package is disposed over the substrate and electrically connected to the substrate.
-
9.
公开(公告)号:US11488838B2
公开(公告)日:2022-11-01
申请号:US16918643
申请日:2020-07-01
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Xu Sheng Bao , Kang Chen
IPC: H01L21/48 , H01L23/00 , H01L23/498 , H01L23/538 , H01L21/56
Abstract: A semiconductor device has a first conductive layer and a semiconductor die disposed adjacent to the first conductive layer. An encapsulant is deposited over the first conductive layer and semiconductor die. An insulating layer is formed over the encapsulant, semiconductor die, and first conductive layer. A second conductive layer is formed over the insulating layer. A first portion of the first conductive layer is electrically connected to VSS and forms a ground plane. A second portion of the first conductive layer is electrically connected to VDD and forms a power plane. The first conductive layer, insulating layer, and second conductive layer constitute a decoupling capacitor. A microstrip line including a trace of the second conductive layer is formed over the insulating layer and first conductive layer. The first conductive layer is provided on an embedded dummy die, interconnect unit, or modular PCB unit.
-
10.
公开(公告)号:US10741416B2
公开(公告)日:2020-08-11
申请号:US15605010
申请日:2017-05-25
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Xu Sheng Bao , Kang Chen
IPC: H01L21/48 , H01L23/00 , H01L23/498 , H01L23/538 , H01L21/56
Abstract: A semiconductor device has a first conductive layer and a semiconductor die disposed adjacent to the first conductive layer. An encapsulant is deposited over the first conductive layer and semiconductor die. An insulating layer is formed over the encapsulant, semiconductor die, and first conductive layer. A second conductive layer is formed over the insulating layer. A first portion of the first conductive layer is electrically connected to VSS and forms a ground plane. A second portion of the first conductive layer is electrically connected to VDD and forms a power plane. The first conductive layer, insulating layer, and second conductive layer constitute a decoupling capacitor. A microstrip line including a trace of the second conductive layer is formed over the insulating layer and first conductive layer. The first conductive layer is provided on an embedded dummy die, interconnect unit, or modular PCB unit.
-
-
-
-
-
-
-
-
-