-
公开(公告)号:US09954080B2
公开(公告)日:2018-04-24
申请号:US15622124
申请日:2017-06-14
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Brian Cronquist
IPC: H01L29/76 , H01L29/94 , H01L31/062 , H01L31/113 , H01L31/119 , H01L29/00 , H01L29/66 , H01L23/544 , H01L27/02 , H01L27/088 , H01L21/74 , H01L27/11551 , H01L29/78 , H01L23/34 , H01L27/11573 , H01L23/50 , H01L27/11526 , H01L23/48 , H01L27/118 , H01L29/10 , H01L27/108 , H01L29/732 , H01L27/11578 , H01L29/808 , H01L27/06 , H01L27/24
CPC classification number: H01L29/66704 , H01L21/743 , H01L21/76898 , H01L21/823475 , H01L23/34 , H01L23/481 , H01L23/50 , H01L23/544 , H01L27/0207 , H01L27/0623 , H01L27/0688 , H01L27/088 , H01L27/0886 , H01L27/092 , H01L27/10802 , H01L27/10894 , H01L27/10897 , H01L27/11526 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L27/11807 , H01L27/1203 , H01L27/228 , H01L27/2436 , H01L27/249 , H01L29/1066 , H01L29/66272 , H01L29/66825 , H01L29/66901 , H01L29/732 , H01L29/7841 , H01L29/786 , H01L29/808 , H01L45/04 , H01L45/06 , H01L45/146 , H01L45/16 , H01L2223/54426 , H01L2223/54453 , H01L2224/16225 , H01L2224/73253 , H01L2924/00 , H01L2924/0002 , H01L2924/12032 , H01L2924/1305 , H01L2924/13062 , H01L2924/13091 , H01L2924/1461 , H01L2924/16152
Abstract: A 3D integrated circuit device, including: a first transistor; a second transistor; and a third transistor, where the third transistor is overlaying the second transistor and the second transistor is overlaying the first transistor, where the first transistor controls the supply of a ground or a power signal to the third transistor, and where the first transistor, the second transistor and the third transistor are aligned to each other with less than 100 nm misalignment.
-
公开(公告)号:US09953972B2
公开(公告)日:2018-04-24
申请号:US15470866
申请日:2017-03-27
Applicant: Monolithic 3D Inc.
Inventor: Deepak Sekar , Zvi Or-Bach , Brian Cronquist
IPC: H01L27/06 , H01L21/762 , H01L27/108 , H01L21/8234 , H01L23/367 , H01L23/48 , H01L23/522 , H01L25/065 , H01L27/088 , H01L27/092
CPC classification number: H01L27/0688 , H01L21/76254 , H01L21/823475 , H01L23/3677 , H01L23/481 , H01L23/5225 , H01L23/585 , H01L25/0657 , H01L27/088 , H01L27/0886 , H01L27/092 , H01L27/0922 , H01L27/10802 , H01L27/10897 , H01L28/00 , H01L2225/06527 , H01L2225/06541 , H01L2225/06589 , H01L2924/0002 , H01L2924/00
Abstract: An Integrated Circuit device, including: first transistors and second transistors, where the first transistors and the second transistors each include a single crystal channel, where at least one of the second transistors overlays at least one of the first transistors with less than 1 micron distance apart, and where at least one of the second transistors is a dopant segregated schottky barrier transistor.
-
公开(公告)号:US09953870B2
公开(公告)日:2018-04-24
申请号:US15488514
申请日:2017-04-16
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Brian Cronquist , Zeev Wurman
IPC: H01L21/77 , H01L29/66 , H01L27/10 , H01L23/40 , H01L23/00 , H01L23/31 , H01L27/02 , B82Y10/00 , H01L21/84 , H01L23/528 , H01L21/683 , H01L21/762 , H01L27/06 , H01L29/78 , H01L27/092 , H01L27/105 , H01L27/108 , H01L29/786 , H01L29/788 , H01L29/792 , H01L27/11 , H01L27/11524 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/1157 , H01L27/11573 , H01L27/11578 , H01L27/118 , H01L27/12 , H01L29/10 , G11C16/04 , H01L23/36 , H01L23/367 , H01L27/088
CPC classification number: H01L21/77 , B82Y10/00 , G11C16/0408 , G11C16/0483 , H01L21/6835 , H01L21/76254 , H01L21/84 , H01L23/3114 , H01L23/36 , H01L23/3677 , H01L23/4012 , H01L23/5286 , H01L24/01 , H01L24/13 , H01L24/16 , H01L24/32 , H01L24/48 , H01L27/0207 , H01L27/0688 , H01L27/0694 , H01L27/088 , H01L27/092 , H01L27/10 , H01L27/1052 , H01L27/10802 , H01L27/10894 , H01L27/10897 , H01L27/1104 , H01L27/1108 , H01L27/1116 , H01L27/11524 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/1157 , H01L27/11573 , H01L27/11578 , H01L27/11807 , H01L27/1203 , H01L27/2436 , H01L27/249 , H01L28/00 , H01L29/1033 , H01L29/66257 , H01L29/6659 , H01L29/66795 , H01L29/66825 , H01L29/66833 , H01L29/7841 , H01L29/785 , H01L29/78696 , H01L29/7881 , H01L29/792 , H01L45/04 , H01L45/1226 , H01L45/146 , H01L2221/6835 , H01L2221/68381 , H01L2224/131 , H01L2224/16145 , H01L2224/16225 , H01L2224/32145 , H01L2224/32225 , H01L2224/48227 , H01L2224/73204 , H01L2224/73265 , H01L2224/81001 , H01L2924/00014 , H01L2924/10253 , H01L2924/12032 , H01L2924/12042 , H01L2924/1305 , H01L2924/13062 , H01L2924/13091 , H01L2924/1461 , H01L2924/15311 , H01L2924/3011 , H01L2924/3025 , H01L2924/00012 , H01L2924/00015 , H01L2924/014 , H01L2924/3512 , H01L2924/00 , H01L2224/45099 , H01L2224/45015 , H01L2924/207
Abstract: A 3D integrated circuit device, including: a first transistor; a second transistor; and a third transistor, where the third transistor is overlaying the second transistor and the third transistor is controlled by a third control line, where the second transistor is overlaying the first transistor and the second transistor is controlled by a second control line, where the first transistor is part of a control circuit controlling the second control line and the third control line, and where the second transistor and the third transistor are self-aligned.
-
公开(公告)号:US20170287844A1
公开(公告)日:2017-10-05
申请号:US15622124
申请日:2017-06-14
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Brian Cronquist
IPC: H01L23/544 , H01L27/088 , H01L23/34 , H01L27/11551 , H01L29/66 , H01L29/78 , H01L27/02 , H01L21/74
CPC classification number: H01L29/66704 , H01L21/743 , H01L21/76898 , H01L21/823475 , H01L23/34 , H01L23/481 , H01L23/50 , H01L23/544 , H01L27/0207 , H01L27/0623 , H01L27/0688 , H01L27/088 , H01L27/0886 , H01L27/092 , H01L27/10802 , H01L27/10894 , H01L27/10897 , H01L27/11526 , H01L27/11551 , H01L27/11573 , H01L27/11578 , H01L27/11807 , H01L27/1203 , H01L27/228 , H01L27/2436 , H01L27/249 , H01L29/1066 , H01L29/66272 , H01L29/66825 , H01L29/66901 , H01L29/732 , H01L29/7841 , H01L29/786 , H01L29/808 , H01L45/04 , H01L45/06 , H01L45/146 , H01L45/16 , H01L2223/54426 , H01L2223/54453 , H01L2224/16225 , H01L2224/73253 , H01L2924/00 , H01L2924/0002 , H01L2924/12032 , H01L2924/1305 , H01L2924/13062 , H01L2924/13091 , H01L2924/1461 , H01L2924/16152
Abstract: A 3D integrated circuit device, including: a first transistor; a second transistor; and a third transistor, where the third transistor is overlaying the second transistor and the second transistor is overlaying the first transistor, where the first transistor controls the supply of a ground or a power signal to the third transistor, and where the first transistor, the second transistor and the third transistor are aligned to each other with less than 100 nm misalignment.
-
公开(公告)号:US20170186770A1
公开(公告)日:2017-06-29
申请号:US15460230
申请日:2017-03-16
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar , Zeev Wurman , Israel Beinglass
IPC: H01L27/11582 , H01L29/16 , H01L27/11575 , H01L29/04 , H01L27/11573 , H01L27/24
CPC classification number: H01L27/11582 , B82Y10/00 , H01L21/6835 , H01L21/76254 , H01L21/8221 , H01L21/823828 , H01L21/84 , H01L23/3677 , H01L23/5252 , H01L23/544 , H01L24/00 , H01L24/45 , H01L24/48 , H01L25/0655 , H01L25/0657 , H01L25/50 , H01L27/0207 , H01L27/0688 , H01L27/088 , H01L27/092 , H01L27/10 , H01L27/105 , H01L27/10802 , H01L27/10873 , H01L27/10876 , H01L27/10894 , H01L27/10897 , H01L27/11 , H01L27/1108 , H01L27/112 , H01L27/11206 , H01L27/11526 , H01L27/11529 , H01L27/11551 , H01L27/11573 , H01L27/11575 , H01L27/11578 , H01L27/11807 , H01L27/11898 , H01L27/1203 , H01L27/1214 , H01L27/1266 , H01L27/2436 , H01L27/249 , H01L28/00 , H01L29/04 , H01L29/0673 , H01L29/66272 , H01L29/66439 , H01L29/66825 , H01L29/66833 , H01L29/66901 , H01L29/775 , H01L29/7841 , H01L29/785 , H01L29/7881 , H01L29/792 , H01L45/04 , H01L45/1226 , H01L45/146 , H01L2221/68368 , H01L2223/54426 , H01L2223/54453 , H01L2224/131 , H01L2224/16225 , H01L2224/16235 , H01L2224/32145 , H01L2224/32225 , H01L2224/45124 , H01L2224/45147 , H01L2224/48091 , H01L2224/48227 , H01L2224/73204 , H01L2224/73253 , H01L2224/73265 , H01L2224/83894 , H01L2225/06513 , H01L2225/06541 , H01L2225/06558 , H01L2924/00011 , H01L2924/00014 , H01L2924/01322 , H01L2924/10253 , H01L2924/10329 , H01L2924/12032 , H01L2924/12033 , H01L2924/12036 , H01L2924/12042 , H01L2924/1301 , H01L2924/1305 , H01L2924/13062 , H01L2924/13091 , H01L2924/1431 , H01L2924/1434 , H01L2924/1461 , H01L2924/15311 , H01L2924/1579 , H01L2924/16152 , H01L2924/19041 , H01L2924/30105 , H01L2924/3011 , H01L2924/3025 , H01L2924/014 , H01L2924/00015 , H01L2924/00 , H01L2224/80001 , H01L2224/05599
Abstract: A semiconductor memory, including: a first memory cell including a first transistor; a second memory cell including a second transistor; and a memory peripherals transistor, the memory peripherals transistor is overlaying the second transistor or is underneath the first transistor, where the second memory cell overlays the first memory cell at a distance of less than 200 nm, and where the memory peripherals transistor is part of a peripherals circuit controlling the memory.
-
公开(公告)号:US20170092541A1
公开(公告)日:2017-03-30
申请号:US15201430
申请日:2016-07-02
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Deepak C. Sekar , Brian Cronquist
IPC: H01L21/822 , H01L23/367 , H01L27/22 , H01L27/24 , H01L21/762 , H01L27/108
CPC classification number: H01L21/8221 , H01L21/76254 , H01L23/367 , H01L27/0688 , H01L27/085 , H01L27/0886 , H01L27/092 , H01L27/10802 , H01L27/10844 , H01L27/1108 , H01L27/11524 , H01L27/11551 , H01L27/226 , H01L27/2436 , H01L27/2481 , H01L27/249 , H01L29/42392 , H01L45/04 , H01L45/1226 , H01L45/146 , H01L45/16 , H01L2224/16225 , H01L2224/32225 , H01L2224/73204 , H01L2924/15311 , H01L2924/00
Abstract: A 3D semiconductor device including: a first structure including first single crystal transistors; a second structure including second single crystal transistors, the second structure overlaying the first single crystal transistors, where at least one of the second single crystal transistors is at least partially self-aligned to at least one of the first single crystal transistors; and at least one thermal conducting path from at least one of the first single crystal transistors and second single crystal transistors to an external surface of the device.
-
公开(公告)号:US08921970B1
公开(公告)日:2014-12-30
申请号:US14198041
申请日:2014-03-05
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist
IPC: H01L21/00 , H01L25/065
CPC classification number: H01L25/0657 , H01L21/743 , H01L21/76898 , H01L23/481 , H01L23/485 , H01L23/522 , H01L24/25 , H01L25/50 , H01L27/0688 , H01L27/088 , H01L27/092 , H01L29/4236 , H01L29/66621 , H01L29/78 , H01L2224/24146 , H01L2225/06544 , H01L2225/06589 , H01L2924/0002 , H01L2924/01104 , H01L2924/12032 , H01L2924/12042 , H01L2924/13091 , H01L2924/2064 , H01L2924/351 , H01L2924/00
Abstract: An Integrated Circuit device, including: a base wafer including single crystal, the base wafer including a plurality of first transistors; at least one metal layer providing interconnection between the plurality of first transistors; a second layer including a plurality of second transistors, the second layer overlying the at least one metal layer; where the second layer includes a through layer via with a diameter of less than 150 nm, and where at least one of the second transistors includes a back-bias structure.
Abstract translation: 一种集成电路器件,包括:包括单晶的基底晶片,所述基底晶片包括多个第一晶体管; 提供所述多个第一晶体管之间的互连的至少一个金属层; 第二层,包括多个第二晶体管,所述第二层覆盖所述至少一个金属层; 其中第二层包括具有小于150nm的直径的贯穿层通孔,并且其中至少一个第二晶体管包括背偏置结构。
-
公开(公告)号:US12278216B2
公开(公告)日:2025-04-15
申请号:US18668221
申请日:2024-05-19
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist
IPC: H01L25/065 , H01L21/74 , H01L21/768 , H01L23/00 , H01L23/48 , H01L23/485 , H01L23/522 , H01L25/00 , H01L27/06 , H01L27/088 , H01L29/66 , H01L27/092 , H01L29/423 , H01L29/78
Abstract: A 3D semiconductor device including: a first level with first transistors, single crystal layer overlaid by at least one first metal layer which includes interconnects between the first transistors forming first control circuits with a sense amplifier; the first metal-layer(s) overlaid by a second metal-layer which is overlaid by a second level which includes first memory cells which include second transistors with a metal gate, overlaid by a third level which includes second memory cells which include third transistors and are partially disposed atop the control circuits, which control data written to second memory cells; a fourth metal-layer overlaying a third metal-layer which overlays the third level; where third transistor gate locations are aligned to second transistor gate locations within less than 100 nm, the average thickness of fourth metal-layer is at least twice the average thickness of second metal-layer; the fourth metal-layer includes a global power distribution grid.
-
公开(公告)号:US12272586B2
公开(公告)日:2025-04-08
申请号:US18542757
申请日:2023-12-17
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Brian Cronquist , Deepak C. Sekar
IPC: H01L21/683 , G11C8/16 , H01L21/74 , H01L21/762 , H01L21/768 , H01L23/48 , H01L23/525 , H10B10/00 , H10B12/00 , H10B20/00 , H10B41/20 , H10B41/40 , H10B41/41 , H10B43/20 , H10B43/40 , H10D10/01 , H10D30/01 , H10D30/60 , H10D30/68 , H10D30/69 , H10D64/01 , H10D64/27 , H10D84/00 , H10D84/01 , H10D84/03 , H10D84/80 , H10D84/85 , H10D84/90 , H10D86/00 , H10D86/01 , H10D88/00 , H10D89/10 , H01L23/00 , H01L23/367 , H01L25/00 , H01L25/065 , H10B20/20 , H10D86/40 , H10D86/60
Abstract: 3D semiconductor device including: a first level including first single-crystal transistors; a plurality of memory control circuits formed from at least a portion of the first single-crystal transistors; a first metal layer disposed atop the first single-crystal transistors; a second metal layer disposed atop the first metal layer, a second level disposed atop the second metal layer includes second transistors and a memory array of first memory cells, a third level including second memory cells which include some third transistors, which themselves include a metal gate and is disposed above the second level; a third metal layer disposed above the third level; a fourth metal layer disposed above the third metal layer, a connective path from the third metal layer to the second metal layer with a thru second level via of a diameter less than 800 nm which also passes thru the memory array, different write voltages for different dies.
-
160.
公开(公告)号:US20250040141A1
公开(公告)日:2025-01-30
申请号:US18739083
申请日:2024-06-10
Applicant: Monolithic 3D Inc.
Inventor: Zvi Or-Bach , Jin-Woo Han , Brian Cronquist , Eli Lusky
Abstract: A 3D semiconductor device including dicing including an etch process; and including: a first level including a single crystal layer, and a memory control circuit which includes first transistors; a first metal layer overlaying the first single crystal layer; a second metal layer overlaying the first metal layer; a third metal layer overlaying the second metal layer; second transistors—which may include a metal gate—disposed atop the third metal layer; third transistors disposed atop the second transistors; a fourth metal layer disposed atop the third transistors; a memory array including word-lines and at least four memory mini arrays (each mini array includes at least four rows by four columns of memory cells), each memory cell includes at least one second transistor or at least one third transistor; and a connection path from fourth metal to third metal, the path includes a via disposed through the memory array.
-
-
-
-
-
-
-
-
-