-
公开(公告)号:US09437478B2
公开(公告)日:2016-09-06
申请号:US14339360
申请日:2014-07-23
Applicant: XINTEC INC.
Inventor: Yen-Shih Ho , Tsang-Yu Liu , Shu-Ming Chang , Yu-Lung Huang , Chao-Yen Lin , Wei-Luen Suen , Chien-Hui Chen , Ho-Yin Yiu
IPC: H01L21/768 , H01L23/31 , H01L21/56 , G06K9/00 , H01L23/00 , H01L23/525 , H01L23/532
CPC classification number: H01L21/76802 , G06K9/00053 , H01L21/561 , H01L21/76877 , H01L23/3121 , H01L23/3135 , H01L23/3192 , H01L23/525 , H01L23/5329 , H01L24/05 , H01L24/06 , H01L24/32 , H01L24/45 , H01L24/48 , H01L24/73 , H01L2224/02166 , H01L2224/02381 , H01L2224/024 , H01L2224/04042 , H01L2224/05548 , H01L2224/05554 , H01L2224/05558 , H01L2224/05567 , H01L2224/05572 , H01L2224/05611 , H01L2224/05624 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/05669 , H01L2224/05687 , H01L2224/0569 , H01L2224/06135 , H01L2224/32145 , H01L2224/32225 , H01L2224/45144 , H01L2224/48091 , H01L2224/48145 , H01L2224/48227 , H01L2224/48611 , H01L2224/48624 , H01L2224/48644 , H01L2224/48647 , H01L2224/48655 , H01L2224/48669 , H01L2224/48687 , H01L2224/4869 , H01L2224/73265 , H01L2224/8592 , H01L2224/94 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10253 , H01L2924/12041 , H01L2924/14 , H01L2924/1461 , H01L2924/181 , H01L2224/03 , H01L2924/00 , H01L2924/00012 , H01L2224/05552
Abstract: A chip package including a chip is provided. The chip includes a sensing region or device region adjacent to an upper surface of the chip. A sensing array is located in the sensing region or device region and includes a plurality of sensing units. A plurality of first openings is located in the chip and correspondingly exposes the sensing units. A plurality of conductive extending portions is disposed in the first openings and is electrically connected to the sensing units, wherein the conductive extending portions extend from the first openings onto the upper surface of the chip. A method for forming the chip package is also provided.
Abstract translation: 提供了包括芯片的芯片封装。 芯片包括与芯片的上表面相邻的感测区域或器件区域。 感测阵列位于感测区域或设备区域中并且包括多个感测单元。 多个第一开口位于芯片中并且相应地暴露感测单元。 多个导电延伸部分设置在第一开口中并且电连接到感测单元,其中导电延伸部分从第一开口延伸到芯片的上表面上。 还提供了一种用于形成芯片封装的方法。
-
公开(公告)号:US09355975B2
公开(公告)日:2016-05-31
申请号:US14339355
申请日:2014-07-23
Applicant: XINTEC INC.
Inventor: Yen-Shih Ho , Tsang-Yu Liu , Shu-Ming Chang , Yu-Lung Huang , Chao-Yen Lin , Wei-Luen Suen , Chien-Hui Chen , Chi-Chang Liao
IPC: H01L23/00 , H01L21/78 , H01L21/768 , H01L23/31 , H01L21/56 , H01L29/06 , H01L23/525 , H01L23/532 , H01L25/065
CPC classification number: H01L24/05 , H01L21/561 , H01L21/76838 , H01L21/78 , H01L23/3121 , H01L23/3192 , H01L23/525 , H01L23/5329 , H01L24/16 , H01L24/32 , H01L24/45 , H01L24/48 , H01L24/73 , H01L25/0657 , H01L29/0657 , H01L2224/02381 , H01L2224/024 , H01L2224/0401 , H01L2224/04042 , H01L2224/05548 , H01L2224/05558 , H01L2224/05567 , H01L2224/05572 , H01L2224/05611 , H01L2224/05624 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/05669 , H01L2224/05687 , H01L2224/0569 , H01L2224/16225 , H01L2224/32145 , H01L2224/32225 , H01L2224/45144 , H01L2224/48091 , H01L2224/48145 , H01L2224/48227 , H01L2224/48611 , H01L2224/48624 , H01L2224/48644 , H01L2224/48647 , H01L2224/48655 , H01L2224/48669 , H01L2224/48687 , H01L2224/4869 , H01L2224/73203 , H01L2224/73265 , H01L2224/94 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10253 , H01L2924/10523 , H01L2924/12041 , H01L2924/14 , H01L2924/1461 , H01L2924/3701 , H01L2224/03 , H01L2924/00 , H01L2224/05552 , H01L2924/00012
Abstract: A chip package including a chip having an upper surface, a lower surface and a sidewall is provided. The chip includes a signal pad region adjacent to the upper surface. A first recess extends from the upper surface toward the lower surface along the sidewall. At least one second recess extends from a first bottom of the first recess toward the lower surface. The first and second recesses further laterally extend along a side of the upper surface, and a length of the first recess extending along the side is greater than that of the second recess extending along the side. A redistribution layer is electrically connected to the signal pad region and extends into the second recess. A method for forming the chip package is also provided.
Abstract translation: 提供了包括具有上表面,下表面和侧壁的芯片的芯片封装。 芯片包括与上表面相邻的信号焊盘区域。 第一凹部沿着侧壁从上表面向下表面延伸。 至少一个第二凹部从第一凹部的第一底部向下表面延伸。 第一和第二凹部沿着上表面的侧面进一步横向延伸,并且沿着侧面延伸的第一凹部的长度大于沿着侧面延伸的第二凹部的长度。 再分配层电连接到信号焊盘区域并延伸到第二凹槽中。 还提供了一种用于形成芯片封装的方法。
-
公开(公告)号:US09349710B2
公开(公告)日:2016-05-24
申请号:US14504319
申请日:2014-10-01
Applicant: XINTEC INC.
Inventor: Chien-Hui Chen , Tsang-Yu Liu , Chun-Wei Chang , Chia-Ming Cheng
IPC: H01L21/50 , H01L25/065 , H01L21/683 , H01L23/00
CPC classification number: H01L25/0655 , H01L21/6835 , H01L23/562 , H01L23/564 , H01L23/585 , H01L2221/68327 , H01L2924/0002 , H01L2924/00
Abstract: A method for forming a chip package is provided. A first substrate is provided. A second substrate is attached on the first substrate, wherein the second substrate has a plurality of rectangular chip regions separated by a scribed-line region. A portion of the second substrate corresponding to the scribed-line region is removed to form a plurality of chips on the first substrate, wherein at least one bridge portion is formed between adjacent chips. A chip package formed by the method is also provided.
Abstract translation: 提供一种形成芯片封装的方法。 提供第一基板。 第二衬底附接在第一衬底上,其中第二衬底具有由划线区域分隔的多个矩形芯片区域。 去除对应于划线区域的第二衬底的一部分,以在第一衬底上形成多个芯片,其中在相邻芯片之间形成至少一个桥接部分。 还提供了通过该方法形成的芯片封装。
-
公开(公告)号:US09318461B2
公开(公告)日:2016-04-19
申请号:US14255872
申请日:2014-04-17
Applicant: XINTEC INC.
Inventor: Chun-Wei Chang , Kuei-Wei Chen , Chia-Ming Cheng , Chia-Sheng Lin , Chien-Hui Chen , Tsang-Yu Liu
IPC: H01L21/00 , H01L23/538 , H01L23/00 , H01L21/768 , H01L21/784 , H01L21/683
CPC classification number: H01L24/26 , H01L21/6835 , H01L21/76898 , H01L21/78 , H01L21/784 , H01L23/3192 , H01L24/05 , H01L24/11 , H01L24/13 , H01L24/27 , H01L24/94 , H01L2224/02371 , H01L2224/02372 , H01L2224/03002 , H01L2224/0401 , H01L2224/04042 , H01L2224/04105 , H01L2224/05009 , H01L2224/05548 , H01L2224/05562 , H01L2224/05566 , H01L2224/05567 , H01L2224/05624 , H01L2224/05647 , H01L2224/05655 , H01L2224/11002 , H01L2224/13022 , H01L2224/13024 , H01L2224/13025 , H01L2224/131 , H01L2224/13111 , H01L2224/94 , H01L2924/14 , H01L2924/15788 , H01L2924/00 , H01L2224/11 , H01L2924/014 , H01L2224/03
Abstract: A wafer level array of chips is provided. The wafer level array of chips comprises a semiconductor wafer, and a least one extending-line protection. The semiconductor wafer has at least two chips, which are arranged adjacent to each other, and a carrier layer. Each chip has an upper surface and a lower surface, and comprises at least one device. The device is disposed upon the upper surface, covered by the carrier layer. The extending-line protection is disposed under the carrier layer and between those two chips. The thickness of the extending-line protection is less than that of the chip. Wherein the extending-line protection has at least one extending-line therein. In addition, a chip package fabricated by the wafer level array of chips, and a method thereof are also provided.
Abstract translation: 提供晶片级的芯片阵列。 晶片级的芯片阵列包括半导体晶片和至少一个延伸线保护。 半导体晶片具有彼此相邻布置的至少两个芯片和载体层。 每个芯片具有上表面和下表面,并且包括至少一个装置。 该装置设置在上表面上,被载体层覆盖。 延伸线保护设置在载体层之下和两个芯片之间。 延长线保护的厚度小于芯片的厚度。 其中延伸线保护件中至少有一条延伸线。 此外,还提供了由晶片级阵列芯片制造的芯片封装及其方法。
-
45.
公开(公告)号:US09287417B2
公开(公告)日:2016-03-15
申请号:US14157379
申请日:2014-01-16
Applicant: XINTEC INC.
Inventor: Wei-Luen Suen , Shu-Ming Chang , Yu-Lung Huang , Yen-Shih Ho , Tsang-Yu Liu
IPC: H01L23/58 , H01L31/02 , H01L23/31 , H01L23/48 , H01L21/768 , H01L21/78 , H01L23/00 , H01L21/683 , H01L23/525
CPC classification number: H01L31/02005 , H01L21/6836 , H01L21/76898 , H01L21/78 , H01L23/3114 , H01L23/3171 , H01L23/481 , H01L23/525 , H01L24/02 , H01L24/11 , H01L24/13 , H01L24/92 , H01L24/94 , H01L2221/68304 , H01L2221/68327 , H01L2221/6834 , H01L2221/68368 , H01L2221/68372 , H01L2221/68381 , H01L2224/02313 , H01L2224/02371 , H01L2224/02372 , H01L2224/0239 , H01L2224/0401 , H01L2224/11002 , H01L2224/11472 , H01L2224/1148 , H01L2224/13022 , H01L2224/13024 , H01L2224/131 , H01L2224/13111 , H01L2224/92 , H01L2224/94 , H01L2924/3511 , H01L2924/014 , H01L2924/01013 , H01L2924/01029 , H01L2924/01028 , H01L2924/00014 , H01L2224/0231 , H01L2224/11
Abstract: Disclosed herein is a semiconductor chip package, which includes a semiconductor chip, a plurality of vias, an isolation layer, a redistribution layer, and a packaging layer. The vias extend from the lower surface to the upper surface of the semiconductor chip. The vias include at least one first via and at least one second via. The isolation layer also extends from the lower surface to the upper surface of the semiconductor chip, and part of the isolation layer is disposed in the vias. The sidewall of the first via is totally covered by the isolation layer while the sidewall of the second via is partially covered by the isolation layer. The redistribution layer is disposed below the isolation layer and fills the plurality of vias, and the packaging layer is disposed below the isolation layer.
Abstract translation: 这里公开了一种半导体芯片封装,其包括半导体芯片,多个通孔,隔离层,再分配层和封装层。 通孔从半导体芯片的下表面延伸到上表面。 通孔包括至少一个第一通孔和至少一个第二通孔。 隔离层也从半导体芯片的下表面延伸到上表面,并且隔离层的一部分设置在通孔中。 第一通孔的侧壁完全被隔离层覆盖,而第二通孔的侧壁被隔离层部分地覆盖。 再分配层设置在隔离层下方并填充多个通孔,并且包装层设置在隔离层下方。
-
公开(公告)号:US09275958B2
公开(公告)日:2016-03-01
申请号:US14207224
申请日:2014-03-12
Applicant: XINTEC INC.
Inventor: Yi-Min Lin , Yi-Ming Chang , Shu-Ming Chang , Yen-Shih Ho , Tsang-Yu Liu , Chia-Ming Cheng
IPC: H01L27/146 , H01L23/552 , H01L21/48 , H01L21/78 , H01L29/06 , H01L23/00 , H01L25/065
CPC classification number: H01L23/552 , H01L21/4814 , H01L21/78 , H01L23/544 , H01L24/02 , H01L24/03 , H01L24/05 , H01L24/45 , H01L24/48 , H01L24/85 , H01L24/92 , H01L25/0657 , H01L29/0657 , H01L2223/5446 , H01L2224/02313 , H01L2224/0235 , H01L2224/02371 , H01L2224/0239 , H01L2224/03614 , H01L2224/04042 , H01L2224/04105 , H01L2224/05548 , H01L2224/05571 , H01L2224/451 , H01L2224/48225 , H01L2224/48227 , H01L2224/4847 , H01L2224/92 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10157 , H01L2924/13091 , H01L2924/1461 , H01L2924/00 , H01L2924/01029 , H01L2924/01079 , H01L2924/01078 , H01L2924/01028 , H01L2924/0105 , H01L2924/01013 , H01L2924/01047 , H01L2924/01022 , H01L2924/01074 , H01L2924/00012 , H01L2224/85 , H01L2924/014 , H01L2224/85399 , H01L2224/05599
Abstract: An embodiment of the invention provides a chip package which includes: a semiconductor substrate having a first surface and a second surface; a first recess extending from the first surface towards the second surface; a second recess extending from a bottom of the first recess towards the second surface, wherein a sidewall and the bottom of the first recess and a second sidewall and a second bottom of the second recess together form an exterior side surface of the semiconductor substrate; a wire layer disposed over the first surface and extending into the first recess and/or the second recess; an insulating layer positioned between the wire layer and the semiconductor substrate; and a metal light shielding layer disposed over the first surface and having at least one hole, wherein a shape of the at least one hole is a quadrangle.
Abstract translation: 本发明的实施例提供一种芯片封装,其包括:具有第一表面和第二表面的半导体衬底; 从所述第一表面延伸到所述第二表面的第一凹部; 从所述第一凹部的底部朝向所述第二表面延伸的第二凹部,其中所述第一凹部的侧壁和所述底部以及所述第二凹部的第二侧壁和第二底部一起形成所述半导体衬底的外侧表面; 布置在所述第一表面上并延伸到所述第一凹部和/或所述第二凹部中的导线层; 位于所述导线层和所述半导体基板之间的绝缘层; 以及设置在所述第一表面上并且具有至少一个孔的金属遮光层,其中所述至少一个孔的形状是四边形。
-
公开(公告)号:US09006896B2
公开(公告)日:2015-04-14
申请号:US13887917
申请日:2013-05-06
Applicant: Xintec Inc.
Inventor: Yu-Lung Huang , Tsang-Yu Liu , Shu-Ming Chang
IPC: H01L23/48 , H01L23/498 , H01L21/78 , B81B7/00 , H01L21/768 , H01L21/683 , H01L23/00
CPC classification number: H01L23/49811 , B81B7/007 , B81B2207/092 , B81B2207/095 , H01L21/6836 , H01L21/76898 , H01L21/78 , H01L24/03 , H01L24/05 , H01L24/11 , H01L24/13 , H01L2221/68327 , H01L2221/6834 , H01L2221/68372 , H01L2224/02372 , H01L2224/0401 , H01L2224/05548 , H01L2224/05567 , H01L2224/13022 , H01L2224/13024 , H01L2224/13099 , H01L2224/94 , H01L2924/00014 , H01L2924/13091 , H01L2924/1461 , H01L2224/11 , H01L2224/03 , H01L2924/00 , H01L2224/05552
Abstract: An embodiment of the invention provides a chip package which includes: a semiconductor substrate having a first surface and a second surface; a device region formed in the semiconductor substrate; a dielectric layer disposed on the first surface of the semiconductor substrate; a conducting pad structure located in the dielectric layer and electrically connected to the device region, wherein the conducting pad structure comprises a stacked structure of a plurality of conducting pad layers; a support layer disposed on a top surface of the conducting pad structure; and a protection layer disposed on the second surface of the semiconductor substrate.
Abstract translation: 本发明的实施例提供一种芯片封装,其包括:具有第一表面和第二表面的半导体衬底; 形成在所述半导体衬底中的器件区域; 设置在所述半导体衬底的第一表面上的电介质层; 导电焊盘结构,其位于所述电介质层中并电连接到所述器件区域,其中所述导电焊盘结构包括多个导电焊盘层的堆叠结构; 支撑层,设置在所述导电焊盘结构的顶表面上; 以及设置在半导体衬底的第二表面上的保护层。
-
公开(公告)号:US11319208B2
公开(公告)日:2022-05-03
申请号:US16941465
申请日:2020-07-28
Applicant: XINTEC INC.
Inventor: Tsang-Yu Liu , Chaung-Lin Lai , Shu-Ming Chang
Abstract: A chip package includes a first die, a second die, a molding material, and a redistribution layer. The first die includes a first conductive pad. The second die is disposed on the first die and includes a second conductive pad. The molding material covers the first die and the second die. The molding material includes a top portion, a bottom portion, and an inclined portion adjoins the top portion and the bottom portion. The top portion is located on the second die, and the bottom portion is located on the first die. The redistribution layer is disposed along the top portion, the inclined portion, and the bottom portion. The redistribution layer is electrically connected to the first conductive pad and the second conductive pad.
-
公开(公告)号:US10950738B2
公开(公告)日:2021-03-16
申请号:US16512244
申请日:2019-07-15
Applicant: XINTEC INC.
Inventor: Shu-Ming Chang , Tsang-Yu Liu
IPC: H01L31/0216 , H01L33/62 , H01L31/14 , H01L31/0232 , H01L31/18 , H01L31/02
Abstract: A chip package is provided. the chip package includes a substrate having an upper surface, a lower surface, and a sidewall surface that is at an edge of the substrate. The substrate includes a sensing device adjacent to the upper surface of the substrate to sense a light source. The chip package also includes a first color filter layer disposed on the upper surface of the substrate to shield the light source. The first color filter layer includes an opening, so that the first color filter layer surrounds the sensing device via the opening. In addition, the chip package includes a redistribution layer disposed on the lower surface of the substrate. A method of forming the chip package is also provided.
-
公开(公告)号:US10152180B2
公开(公告)日:2018-12-11
申请号:US15061858
申请日:2016-03-04
Applicant: XINTEC INC.
Inventor: Shu-Ming Chang , Yu-Lung Huang , Tsang-Yu Liu , Yen-Shih Ho
IPC: G06F3/044 , H01L21/683 , H01L21/768 , G06K9/00 , H01L23/48 , H01L23/31
Abstract: This present invention provides a chip scale sensing chip package, comprising a sensing chip having a first top surface and a first bottom surface opposite to each other, a touch plate having a second top surface and a second bottom surface opposite to each other, formed above the sensing chip, and a color layer, sandwiched between the sensing chip and the touch plate, wherein the sensing chip comprises a sensing device formed nearby the first top surface and a plurality of conductive pads formed nearby the first top surface and adjacent to the sensing device, a plurality of through silicon vias exposing their corresponding conductive pads formed on the first bottom surface, a plurality of conductive structures formed on the first bottom surface, and a re-distribution layer overlaying the first bottom surface and each through silicon via to electrically connect each conductive pad and each conductive structure.
-
-
-
-
-
-
-
-
-