STRAINED FIN STRUCTURES AND METHODS OF FABRICATION
    11.
    发明申请
    STRAINED FIN STRUCTURES AND METHODS OF FABRICATION 审中-公开
    应变结构和制造方法

    公开(公告)号:US20150194307A1

    公开(公告)日:2015-07-09

    申请号:US14147666

    申请日:2014-01-06

    Abstract: Methods for fabricating a strained fin structure are provided which include: providing a virtual substrate material over a substrate structure, the virtual substrate material having a virtual substrate lattice constant and a virtual substrate lattice structure; providing a first material over a region of the virtual substrate material, the first material acquiring a strained first material lattice structure by, in part, conforming to the virtual substrate lattice structure; and etching a first fin pattern into the first material. The method may include providing a second material over a second region of the virtual substrate material, the second material acquiring a strained lattice structure by, in part, conforming to the virtual substrate lattice structure, and etching a fin pattern into the second material. The resultant device may have tensile strained fin structures or compressively strained fin structures, or both.

    Abstract translation: 提供了制造应变翅片结构的方法,其包括:在衬底结构上提供虚拟衬底材料,虚拟衬底材料具有虚拟衬底晶格常数和虚拟衬底晶格结构; 在所述虚拟衬底材料的区域上提供第一材料,所述第一材料部分地通过符合所述虚拟衬底晶格结构获得应变的第一材料晶格结构; 并将第一鳍图案蚀刻到第一材料中。 该方法可以包括在虚拟衬底材料的第二区域上提供第二材料,第二材料部分地通过符合虚拟衬底晶格结构并且将鳍状图案蚀刻到第二材料中来获得应变晶格结构。 所得到的装置可以具有拉伸应变翅片结构或压缩应变翅片结构,或两者。

    DEVICES AND METHODS OF FORMING BULK FINFETS WITH LATERAL SEG FOR SOURCE AND DRAIN ON DIELECTRICS
    12.
    发明申请
    DEVICES AND METHODS OF FORMING BULK FINFETS WITH LATERAL SEG FOR SOURCE AND DRAIN ON DIELECTRICS 有权
    用电源和漏极形成侧向晶粒的块状金属的器件和方法

    公开(公告)号:US20150035018A1

    公开(公告)日:2015-02-05

    申请号:US13955861

    申请日:2013-07-31

    Abstract: Devices and methods for forming semiconductor devices with FinFETs are provided. One intermediate semiconductor device includes, for instance: a substrate with at least one fin with at least one channel; at least one gate over the channel; at least one hard-mask over the gate; and at least one spacer disposed over the gate and hard-mask. One method includes, for instance: obtaining an intermediate semiconductor device; forming at least one recess into the substrate, the recess including a bottom and at least one sidewall exposing a portion of the at least one fin; depositing a dielectric layer into the at least one recess; removing at least a portion of the dielectric layer to form a barrier dielectric layer; and performing selective epitaxial growth in the at least one recess over the barrier dielectric layer.

    Abstract translation: 提供了用FinFET形成半导体器件的器件和方法。 一个中间半导体器件包括例如:具有至少一个具有至少一个通道的鳍片的衬底; 通道上至少有一个门; 在门上至少有一个硬掩模; 以及设置在栅极和硬掩模上的至少一个间隔物。 一种方法包括,例如:获得中间半导体器件; 将至少一个凹部形成到所述基底中,所述凹部包括底部和暴露所述至少一个翅片的一部分的至少一个侧壁; 将介电层沉积到所述至少一个凹部中; 去除所述电介质层的至少一部分以形成阻挡介电层; 以及在所述阻挡介电层上的所述至少一个凹槽中进行选择性外延生长。

    METHOD OF FORMING FINS WITH RECESS SHAPES
    13.
    发明申请
    METHOD OF FORMING FINS WITH RECESS SHAPES 审中-公开
    用收缩形状形成FINS的方法

    公开(公告)号:US20150017774A1

    公开(公告)日:2015-01-15

    申请号:US13938786

    申请日:2013-07-10

    Abstract: Thermal oxidation treatment methods and processes used during fabrication of semiconductor devices are provided. One method includes, for instance: obtaining a device with at least one cavity etched into the device; performing a thermal oxidation treatment to the at least one cavity; and cleaning the at least one cavity. One process includes, for instance: providing a semiconductor device with a substrate, at least one layer over the substrate and at least one fin; forming at least one gate over the fin; doping at least one region below the fin; applying a spacer layer over the device; etching the spacer layer to expose at least a portion of the gate material; etching a cavity into the at least one fin; etching a shaped opening into the cavity; performing thermal oxidation processing on the at least one cavity; and growing at least one epitaxial layer on an interior surface of the cavity.

    Abstract translation: 提供了在制造半导体器件期间使用的热氧化处理方法和工艺。 一种方法包括例如:获得具有蚀刻到该装置中的至少一个腔的装置; 对所述至少一个腔进行热氧化处理; 以及清洁所述至少一个腔。 一个过程包括例如:提供具有衬底的半导体器件,衬底上的至少一个层和至少一个鳍; 在翅片上形成至少一个闸门; 掺杂鳍片以下的至少一个区域; 在该装置上施加间隔层; 蚀刻间隔层以露出栅极材料的至少一部分; 将空腔蚀刻到所述至少一个翅片中; 将成形的开口蚀刻到空腔中; 在所述至少一个腔体上进行热氧化处理; 以及在腔的内表面上生长至少一个外延层。

    T-SHAPED FIN ISOLATION REGION AND METHODS OF FABRICATION
    17.
    发明申请
    T-SHAPED FIN ISOLATION REGION AND METHODS OF FABRICATION 有权
    T型薄膜隔离区和制造方法

    公开(公告)号:US20160111320A1

    公开(公告)日:2016-04-21

    申请号:US14515628

    申请日:2014-10-16

    Abstract: Semiconductor devices and fabrication methods are provided having an isolation feature within a fin structure which, for instance, facilitates isolating circuit elements supported by the fin structure. The fabrication method includes, for instance, providing an isolation material disposed, in part, within the fin structure, the isolation material being formed to include a T-shaped isolation region and a first portion extending into the fin structure, and a second portion disposed over the first portion and extending above the fin structure.

    Abstract translation: 提供半导体器件和制造方法,其具有翅片结构内的隔离特征,其例如有助于隔离由鳍结构支撑的电路元件。 制造方法包括例如提供部分地设置在鳍结构内的隔离材料,隔离材料被形成为包括T形隔离区域和延伸到翅片结构中的第一部分,并且第二部分设置在 在第一部分之上并且延伸到翅片结构之上。

    UNIFORM GATE HEIGHT FOR MIXED-TYPE NON-PLANAR SEMICONDUCTOR DEVICES
    19.
    发明申请
    UNIFORM GATE HEIGHT FOR MIXED-TYPE NON-PLANAR SEMICONDUCTOR DEVICES 有权
    混合型非平面半导体器件的均匀栅极高度

    公开(公告)号:US20150364336A1

    公开(公告)日:2015-12-17

    申请号:US14306920

    申请日:2014-06-17

    Abstract: A semiconductor structure with mixed n-type and p-type non-planar transistors includes a residual overlapping mask bump on one or more of the dummy gates. A dielectric layer is created over the structure having a top surface above the residual bump, for example, using a blanket deposition and chemical-mechanical underpolish (i.e., stopping before exposing the gate cap). The residual bump is then transformed into a same material as the dielectric, either in its entirety and then removing the combined dielectric, or by removing the dielectric first and partly removing the residual bump, the remainder of which is then transformed and the dielectric removed. In either case, the structure is planarized for further processing.

    Abstract translation: 具有混合n型和p型非平面晶体管的半导体结构包括在一个或多个虚拟栅极上的残留重叠掩模凸块。 例如,使用覆盖沉积和化学机械的低估(即,在暴露栅极盖之前停止),在该结构上方形成介电层,该顶表面具有顶部表面。 然后将剩余的凸块转变成与电介质完全相同的材料,然后去除组合的电介质,或者通过首先去除电介质并部分去除残余凸块,然后将其余部分转化并除去电介质。 在任一种情况下,将结构平坦化用于进一步处理。

Patent Agency Ranking