-
公开(公告)号:US20120111607A1
公开(公告)日:2012-05-10
申请号:US13354438
申请日:2012-01-20
申请人: Shuhichi OKABE , Myung-Sam Kang , Jung-Hyun Park , Hoe-Ku Jung , Jeong-Woo Park , Ji-Eun Kim
发明人: Shuhichi OKABE , Myung-Sam Kang , Jung-Hyun Park , Hoe-Ku Jung , Jeong-Woo Park , Ji-Eun Kim
IPC分类号: H05K1/02
CPC分类号: H05K1/0265 , H05K1/116 , H05K3/107 , H05K3/108 , H05K3/205 , H05K3/421 , H05K2201/0379 , H05K2201/0394 , H05K2201/09509 , H05K2201/09736 , H05K2203/0361
摘要: A circuit board including: an insulator having a trench; a first circuit pattern formed to bury a portion of the trench; and a second circuit pattern formed on a surface of the insulator having the trench formed therein.
摘要翻译: 一种电路板,包括:具有沟槽的绝缘体; 形成为埋入沟槽的一部分的第一电路图案; 以及形成在其中形成有沟槽的绝缘体的表面上的第二电路图案。
-
公开(公告)号:US07992291B2
公开(公告)日:2011-08-09
申请号:US11976070
申请日:2007-10-19
申请人: Hoe-Ku Jung , Je-Gwang Yoo , Myung-Sam Kang , Ji-Eun Kim , Jeong-Woo Park , Jung-Hyun Park
发明人: Hoe-Ku Jung , Je-Gwang Yoo , Myung-Sam Kang , Ji-Eun Kim , Jeong-Woo Park , Jung-Hyun Park
CPC分类号: H05K3/205 , H01L21/4846 , H01L23/49816 , H01L2224/16225 , H01L2224/16227 , H01L2224/73204 , H01L2924/15311 , H05K3/4007 , H05K2201/09745 , H05K2201/10674 , H05K2203/0338 , H05K2203/0435 , Y10T29/49126 , Y10T29/49128 , Y10T29/49144 , Y10T29/49149 , Y10T29/49155 , Y10T29/49165
摘要: A method of manufacturing a circuit board, which includes a bump pad on which a solder bump may be placed, may include forming a solder pad on a surface of a first carrier; forming a metal film, which covers the solder pad and which extends to a bump pad forming region; forming a circuit layer and a circuit pattern, which are electrically connected with the metal film, on a surface of the first carrier; pressing the first carrier and an insulator such that a surface of the first carrier and the insulator faces each other; and removing the first carrier. Utilizing this method, the amount of solder for the contacting of a flip chip can be adjusted, and solder can be filled inside the board, so that after installing a chip, the overall thickness of the package can be reduced.
摘要翻译: 一种制造电路板的方法,包括可以放置焊锡凸块的凸块焊盘,可以包括在第一载体的表面上形成焊盘; 形成覆盖焊盘并延伸到凸块焊盘形成区域的金属膜; 在所述第一载体的表面上形成与所述金属膜电连接的电路层和电路图案; 按压所述第一载体和绝缘体,使得所述第一载体和所述绝缘体的表面彼此面对; 并移除第一载体。 利用这种方法,可以调节用于接合倒装芯片的焊料的量,并且可以在板内填充焊料,使得在安装芯片之后,可以减小封装的整体厚度。
-
公开(公告)号:US20090242238A1
公开(公告)日:2009-10-01
申请号:US12457166
申请日:2009-06-02
申请人: Shuhichi Okabe , Myung-Sam Kang , Jung-Hyun Park , Hoe-Ku Jung , Ji-Eun Kim
发明人: Shuhichi Okabe , Myung-Sam Kang , Jung-Hyun Park , Hoe-Ku Jung , Ji-Eun Kim
IPC分类号: H05K1/09
CPC分类号: H05K3/205 , H05K3/4038 , H05K3/4617 , H05K2203/0733 , H05K2203/1572
摘要: A buried pattern substrate includes an insulation layer; a circuit pattern buried in the insulation layer such that a part thereof is exposed at a surface of the insulation layer; and a stud bump buried in the insulation layer such that one end portion is exposed at one surface of the insulation layer, and such that the other end portion is exposed at the other surface of the insulation layer.
摘要翻译: 掩埋图案衬底包括绝缘层; 埋置在绝缘层中的电路图案,使得其一部分在绝缘层的表面露出; 以及埋在所述绝缘层中的螺柱凸起,使得一个端部暴露在所述绝缘层的一个表面处,并且使得所述另一端部暴露在所述绝缘层的另一个表面处。
-
公开(公告)号:US20090206468A1
公开(公告)日:2009-08-20
申请号:US12385316
申请日:2009-04-03
申请人: Myung-Sam Kang , Chang-Sup Ryu , Jung-Hyun Park , Hoe-Ku Jung , Ji-Eun Kim
发明人: Myung-Sam Kang , Chang-Sup Ryu , Jung-Hyun Park , Hoe-Ku Jung , Ji-Eun Kim
CPC分类号: H01L23/3128 , H01L21/568 , H01L21/6835 , H01L23/13 , H01L24/16 , H01L24/48 , H01L24/81 , H01L2221/68345 , H01L2224/16225 , H01L2224/32225 , H01L2224/48091 , H01L2224/4824 , H01L2224/73215 , H01L2224/81801 , H01L2924/00014 , H01L2924/01019 , H01L2924/01046 , H01L2924/01078 , H01L2924/01079 , H01L2924/12044 , H01L2924/15153 , H01L2924/15165 , H01L2924/15311 , H01L2924/1532 , H01L2924/30105 , H01L2924/00 , H01L2224/45099 , H01L2224/45015 , H01L2924/207
摘要: A method of manufacturing a board on chip package including laminating a dry film on a carrier film, one side of which is laminated by a thin metal film; patterning the dry film in accordance with a circuit wire through light exposure and developing process, and forming a solder ball pad and a circuit wire; removing the dry film; laminating an upper photo solder resist excluding a portion where the solder ball pad is formed; etching the thin metal film formed on a portion where the upper photo solder resist is not laminated; mounting a semiconductor chip on the solder ball pad by a flip chip bonding; molding the semiconductor chip with a passivation material; removing the carrier film and the thin metal film; and laminating a lower photo solder resist under the solder ball pad. The board on chip package provides a high density circuit since a circuit pattern is formed using a seed layer.
摘要翻译: 一种制造片上封装的方法,包括在载体膜上层叠干膜,其一面由薄金属膜层压; 通过曝光和显影工艺根据电路线图案化干膜,并形成焊球焊盘和电路线; 去除干膜; 层压除了形成焊球垫的部分之外的上光阻焊剂; 蚀刻形成在上层光阻焊层未层叠的部分上的金属薄膜; 通过倒装芯片焊接将半导体芯片安装在焊球垫上; 用钝化材料成型半导体芯片; 去除载体膜和金属薄膜; 并在焊球下方层叠下光阻焊剂。 由于使用种子层形成电路图案,片上封装芯片提供了高密度电路。
-
公开(公告)号:US20080102410A1
公开(公告)日:2008-05-01
申请号:US11976211
申请日:2007-10-22
申请人: Ji-Eun Kim , Myung-Sam Kang , Jung-Hyun Park , Hoe-Ku Jung , Jong-Gyu Choi , Jeong-Woo Park , Sang-Duck Kim
发明人: Ji-Eun Kim , Myung-Sam Kang , Jung-Hyun Park , Hoe-Ku Jung , Jong-Gyu Choi , Jeong-Woo Park , Sang-Duck Kim
IPC分类号: G03C5/00
CPC分类号: H01L21/4857 , H01L23/13 , H01L23/49822 , H01L2224/16 , H01L2924/00011 , H01L2924/00014 , H01L2924/01078 , H01L2924/01079 , H01L2924/15153 , H01L2924/1517 , H05K1/183 , H05K3/108 , H05K3/20 , H05K3/4658 , H05K3/4697 , H05K2203/308 , H01L2224/0401
摘要: A method of manufacturing a printed circuit board is disclosed, in which a cavity is formed for embedding a component, which includes: providing a core board, in which an inner circuit is buried; forming a first via in the core board for interlayer conduction; selectively forming a first photoresist in a position on the core board in correspondence with a position of the cavity; stacking a first build-up layer, on which a first outer circuit is formed, on the core board; and selectively removing the first build-up layer in correspondence with the position of the cavity and removing the first photoresist. Utilizing the method, a board can be manufactured with greater precision, as the thickness tolerance of the cavity may be obtained by controlling the thickness of the photoresist, and the overall thickness of the board can be controlled by controlling the height of the cavity.
摘要翻译: 公开了一种制造印刷电路板的方法,其中形成用于嵌入部件的空腔,其包括:提供其中埋入内部电路的芯板; 在芯板中形成层间导电的第一通孔; 在所述芯板上与所述腔的位置对应地选择性地形成第一光致抗蚀剂; 在芯板上堆叠形成有第一外部电路的第一堆积层; 并且与空腔的位置相对应地选择性地去除第一堆积层并除去第一光致抗蚀剂。 利用该方法,可以通过控制光致抗蚀剂的厚度来获得更高精度的板,因为通过控制光致抗蚀剂的厚度可以获得空腔的厚度公差,并且可以通过控制空腔的高度来控制板的整体厚度。
-
公开(公告)号:US20070065988A1
公开(公告)日:2007-03-22
申请号:US11524403
申请日:2006-09-21
申请人: Hoe-Ku Jung , Myung-Sam Kang , Jung-Hyun Park
发明人: Hoe-Ku Jung , Myung-Sam Kang , Jung-Hyun Park
IPC分类号: H01L21/00
CPC分类号: H05K3/4652 , H01L21/4857 , H01L23/13 , H01L23/49816 , H01L24/45 , H01L24/48 , H01L24/73 , H01L25/0657 , H01L2224/32145 , H01L2224/32225 , H01L2224/451 , H01L2224/48091 , H01L2224/48227 , H01L2224/73265 , H01L2225/0651 , H01L2924/01078 , H01L2924/01079 , H01L2924/14 , H01L2924/15153 , H01L2924/1517 , H01L2924/15311 , H01L2924/15331 , H01L2924/181 , H01L2924/3511 , H05K1/183 , H05K3/0097 , H05K3/205 , H05K3/4697 , H05K2201/09536 , H05K2203/0191 , H05K2203/063 , H05K2203/308 , Y10T29/49128 , Y10T29/4913 , Y10T29/49155 , Y10T29/49165 , H01L2924/00014 , H01L2924/00 , H01L2924/00012 , H01L2924/00015
摘要: A method for manufacturing a substrate having a cavity is disclosed. The method comprises: (a) forming a first circuit patter on both sides of a seed layer by use of a first dry film, the seed layer being for forming a circuit pattern on both sides; (b) laminating a second dry film on the first dry film on both sides of the seed layer, the thickness of the second dry film corresponding to the depth of the cavity to be formed; (c) laminating a dielectric layer on an area outside of where the cavity is to be formed on both sides of the seed layer, the thickness of the dielectric layer corresponding to the depth of the cavity to be formed; (d) laminating on the seed layer a copper foil laminated master having a second circuit pattern; and (e) forming the cavity by peeling off the first dry film and the second dry film after removing the seed layer. The method for manufacturing a substrate with a cavity in accordance with the present invention can improve the efficiency of a substrate manufacturing process by using both sides of a seed layer to manufacture the substrate with a cavity.
摘要翻译: 公开了一种用于制造具有空腔的衬底的方法。 该方法包括:(a)通过使用第一干膜在种子层的两侧形成第一电路图案,种子层用于在两侧形成电路图案; (b)在种子层两侧的第一干膜上层叠第二干膜,第二干膜的厚度对应于待形成的空腔的深度; (c)在种子层的两侧上在要形成空腔的区域之外的区域层叠电介质层,电介质层的厚度对应于待形成的空腔的深度; (d)在种子层上层叠具有第二电路图案的铜箔层叠主板; 和(e)通过在去除种子层之后剥离第一干膜和第二干膜来形成空腔。 根据本发明的用于制造具有空腔的基板的方法可以通过使用种子层的两面来制造具有空腔的基板来提高基板制造工艺的效率。
-
公开(公告)号:US08124880B2
公开(公告)日:2012-02-28
申请号:US11976207
申请日:2007-10-22
申请人: Shuhichi Okabe , Myung-Sam Kang , Jung-Hyun Park , Hoe-Ku Jung , Jeong-Woo Park , Ji-Eun Kim
发明人: Shuhichi Okabe , Myung-Sam Kang , Jung-Hyun Park , Hoe-Ku Jung , Jeong-Woo Park , Ji-Eun Kim
IPC分类号: H05K1/03
CPC分类号: H05K1/0265 , H05K1/116 , H05K3/107 , H05K3/108 , H05K3/205 , H05K3/421 , H05K2201/0379 , H05K2201/0394 , H05K2201/09509 , H05K2201/09736 , H05K2203/0361
摘要: A method of manufacturing a circuit board that includes: forming a conductive relievo pattern, including a first plating layer, a first metal layer, and a second plating layer stacked sequentially in correspondence with a first circuit pattern, on a seed layer stacked on a carrier; stacking and pressing together the carrier and an insulator, such that a surface of the carrier having the conductive relievo pattern faces the insulator; transcribing the conductive relievo pattern into the insulator by removing the carrier; forming a conduction pattern, including a third plating layer and a second metal layer stacked sequentially in correspondence with a second circuit pattern, on the surface of the insulator having the conductive relievo pattern transcribed; removing the first plating layer and seed layer; and removing the first and second metal layers, can provide a circuit board that has high-density circuit patterns without an increased amount of insulator.
摘要翻译: 一种电路板的制造方法,其特征在于,包括:在堆叠在载体上的种子层上,形成导电消除图案,所述导电解像图案包括依次与第一电路图案对应地层叠的第一镀层,第一金属层和第二镀层 ; 将载体和绝缘体堆叠并压在一起,使得具有导电缓冲图案的载体的表面面向绝缘体; 通过移除载体将导电释放图案转印到绝缘体中; 在具有转印的导电消除图案的绝缘体的表面上形成包括与第二电路图案顺序堆叠的第三镀层和第二金属层的导电图案; 去除第一镀层和籽晶层; 并且去除第一和第二金属层可以提供具有高密度电路图案而不增加绝缘体量的电路板。
-
公开(公告)号:US20110221074A1
公开(公告)日:2011-09-15
申请号:US13067219
申请日:2011-05-17
申请人: Myung-Sam Kang , Chang-Sup Ryu , Jung-Hyun Park , Hoe-Ku Jung , Ji-Eun Kim
发明人: Myung-Sam Kang , Chang-Sup Ryu , Jung-Hyun Park , Hoe-Ku Jung , Ji-Eun Kim
IPC分类号: H01L23/488
CPC分类号: H01L23/3128 , H01L21/568 , H01L21/6835 , H01L23/13 , H01L24/16 , H01L24/48 , H01L24/81 , H01L2221/68345 , H01L2224/16225 , H01L2224/32225 , H01L2224/48091 , H01L2224/4824 , H01L2224/73215 , H01L2224/81801 , H01L2924/00014 , H01L2924/01019 , H01L2924/01046 , H01L2924/01078 , H01L2924/01079 , H01L2924/12044 , H01L2924/15153 , H01L2924/15165 , H01L2924/15311 , H01L2924/1532 , H01L2924/30105 , H01L2924/00 , H01L2224/45099 , H01L2224/45015 , H01L2924/207
摘要: A board on chip package including a photo solder resist having a cavity and a pattern on one side, the pattern corresponding to a circuit wire; a solder ball pad accommodated in the cavity; a circuit wire electrically connected with the solder ball pad, and formed on the other side of the photo solder resist; a semiconductor chip mounted on the solder ball pad by a flip chip bonding; and a passivation material to mold the semiconductor chip.
摘要翻译: 一种片上封装,包括具有空腔和一侧图案的光阻焊剂,该图案对应于电路线; 容纳在腔中的焊球垫; 与焊锡球焊盘电连接并形成在光阻焊剂的另一侧上的电路线; 通过倒装芯片焊接安装在焊球垫上的半导体芯片; 以及用于模制半导体芯片的钝化材料。
-
公开(公告)号:US07562446B2
公开(公告)日:2009-07-21
申请号:US11524403
申请日:2006-09-21
申请人: Hoe-Ku Jung , Myung-Sam Kang , Jung-Hyun Park
发明人: Hoe-Ku Jung , Myung-Sam Kang , Jung-Hyun Park
CPC分类号: H05K3/4652 , H01L21/4857 , H01L23/13 , H01L23/49816 , H01L24/45 , H01L24/48 , H01L24/73 , H01L25/0657 , H01L2224/32145 , H01L2224/32225 , H01L2224/451 , H01L2224/48091 , H01L2224/48227 , H01L2224/73265 , H01L2225/0651 , H01L2924/01078 , H01L2924/01079 , H01L2924/14 , H01L2924/15153 , H01L2924/1517 , H01L2924/15311 , H01L2924/15331 , H01L2924/181 , H01L2924/3511 , H05K1/183 , H05K3/0097 , H05K3/205 , H05K3/4697 , H05K2201/09536 , H05K2203/0191 , H05K2203/063 , H05K2203/308 , Y10T29/49128 , Y10T29/4913 , Y10T29/49155 , Y10T29/49165 , H01L2924/00014 , H01L2924/00 , H01L2924/00012 , H01L2924/00015
摘要: A method for manufacturing a substrate having a cavity is disclosed. The method comprises: (a) forming a first circuit patter on both sides of a seed layer by use of a first dry film, the seed layer being for forming a circuit pattern on both sides; (b) laminating a second dry film on the first dry film on both sides of the seed layer, the thickness of the second dry film corresponding to the depth of the cavity to be formed; (c) laminating a dielectric layer on an area outside of where the cavity is to be formed on both sides of the seed layer, the thickness of the dielectric layer corresponding to the depth of the cavity to be formed; (d) laminating on the seed layer a copper foil laminated master having a second circuit pattern; and (e) forming the cavity by peeling off the first dry film and the second dry film after removing the seed layer. The method for manufacturing a substrate with a cavity in accordance with the present invention can improve the efficiency of a substrate manufacturing process by using both sides of a seed layer to manufacture the substrate with a cavity.
摘要翻译: 公开了一种用于制造具有空腔的衬底的方法。 该方法包括:(a)通过使用第一干膜在种子层的两侧形成第一电路图案,种子层用于在两侧形成电路图案; (b)在种子层两侧的第一干膜上层叠第二干膜,第二干膜的厚度对应于待形成的空腔的深度; (c)在种子层的两侧上在要形成空腔的区域之外的区域层叠电介质层,电介质层的厚度对应于待形成的空腔的深度; (d)在种子层上层叠具有第二电路图案的铜箔层叠主板; 和(e)通过在去除种子层之后剥离第一干膜和第二干膜来形成空腔。 根据本发明的用于制造具有空腔的基板的方法可以通过使用种子层的两面来制造具有空腔的基板来提高基板制造工艺的效率。
-
公开(公告)号:US20080098597A1
公开(公告)日:2008-05-01
申请号:US11976072
申请日:2007-10-19
申请人: Hoe-Ku Jung , Je-Gwang Yoo , Myung-Sam Kang , Ji-Eun Kim , Jeong-Woo Park , Jung-Hyun Park
发明人: Hoe-Ku Jung , Je-Gwang Yoo , Myung-Sam Kang , Ji-Eun Kim , Jeong-Woo Park , Jung-Hyun Park
IPC分类号: H05K3/02
CPC分类号: H05K3/20 , H05K3/0058 , H05K3/108 , H05K3/4611 , H05K3/4682 , H05K2201/0394 , H05K2201/09481 , H05K2201/09518 , H05K2201/09563 , H05K2203/0152 , H05K2203/0376 , Y10T29/49126 , Y10T29/49128 , Y10T29/49155 , Y10T29/49156
摘要: A method of manufacturing a circuit board is disclosed. A method of manufacturing a circuit board that includes forming a first circuit pattern on the insulation layer of a carrier, in which an insulation layer and a first seed layer are stacked in order; stacking and pressing the carrier and an insulation board with the side of the carrier having the first circuit pattern facing the insulation board; removing the carrier to transfer the first circuit pattern and the insulation layer onto the insulation board; and forming a second circuit pattern on the insulation layer transferred to the insulation board, allows fine pitch circuit patterns to enable the manufacture of fine circuit patterns of high density on the board, and allows the manufacture of a multi-layer circuit board with a simple process.
摘要翻译: 公开了一种制造电路板的方法。 一种制造电路板的方法,包括在载体的绝缘层上形成第一电路图案,其中绝缘层和第一种子层依次层叠; 堆叠并按压载体和绝缘板,其中载体侧具有面向绝缘板的第一电路图案; 移除载体以将第一电路图案和绝缘层转移到绝缘板上; 并且在转移到绝缘板的绝缘层上形成第二电路图案,允许精细的间距电路图案能够在板上制造高密度的精细电路图案,并且允许制造具有简单的多层电路板 处理。
-
-
-
-
-
-
-
-
-