-
公开(公告)号:US09355970B2
公开(公告)日:2016-05-31
申请号:US14958155
申请日:2015-12-03
Applicant: XINTEC INC.
Inventor: Yu-Lung Huang , Chao-Yen Lin , Wei-Luen Suen , Chien-Hui Chen
IPC: H01L29/00 , H01L23/58 , H01L21/48 , H01L21/78 , H01L21/283
CPC classification number: H01L23/585 , H01L21/283 , H01L21/4853 , H01L21/561 , H01L21/6836 , H01L21/768 , H01L21/78 , H01L23/3121 , H01L23/49838 , H01L23/525 , H01L24/05 , H01L24/16 , H01L24/48 , H01L29/0657 , H01L2221/68327 , H01L2221/6834 , H01L2224/02371 , H01L2224/02375 , H01L2224/02379 , H01L2224/02381 , H01L2224/0401 , H01L2224/04042 , H01L2224/05548 , H01L2224/05558 , H01L2224/06165 , H01L2224/06167 , H01L2224/1302 , H01L2224/131 , H01L2224/16105 , H01L2224/16225 , H01L2224/16227 , H01L2224/24226 , H01L2224/48091 , H01L2224/48227 , H01L2224/73215 , H01L2224/73253 , H01L2224/94 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10253 , H01L2924/12041 , H01L2924/1306 , H01L2924/13091 , H01L2924/14 , H01L2924/1461 , H01L2924/15788 , H01L2924/00 , H01L2224/03 , H01L2924/014 , H01L2224/45099 , H01L2224/45015 , H01L2924/207 , H01L2924/00012
Abstract: An embodiment of the invention provides a chip package including a semiconductor substrate having a first surface and a second surface opposite thereto. A conducting pad is located on the first surface. A side recess is on at least a first side of the semiconductor substrate, wherein the side recess extends from the first surface toward the second surface and across the entire length of the first side. A conducting layer is located on the first surface and electrically connected to the conducting pad, wherein the conducting layer extends to the side recess.
Abstract translation: 本发明的实施例提供一种芯片封装,其包括具有第一表面和与其相对的第二表面的半导体衬底。 导电垫位于第一表面上。 侧凹部位于半导体衬底的至少第一侧上,其中侧凹部从第一表面朝向第二表面延伸并跨越第一侧的整个长度。 导电层位于第一表面上并电连接到导电焊盘,其中导电层延伸到侧凹槽。
-
公开(公告)号:US09349710B2
公开(公告)日:2016-05-24
申请号:US14504319
申请日:2014-10-01
Applicant: XINTEC INC.
Inventor: Chien-Hui Chen , Tsang-Yu Liu , Chun-Wei Chang , Chia-Ming Cheng
IPC: H01L21/50 , H01L25/065 , H01L21/683 , H01L23/00
CPC classification number: H01L25/0655 , H01L21/6835 , H01L23/562 , H01L23/564 , H01L23/585 , H01L2221/68327 , H01L2924/0002 , H01L2924/00
Abstract: A method for forming a chip package is provided. A first substrate is provided. A second substrate is attached on the first substrate, wherein the second substrate has a plurality of rectangular chip regions separated by a scribed-line region. A portion of the second substrate corresponding to the scribed-line region is removed to form a plurality of chips on the first substrate, wherein at least one bridge portion is formed between adjacent chips. A chip package formed by the method is also provided.
Abstract translation: 提供一种形成芯片封装的方法。 提供第一基板。 第二衬底附接在第一衬底上,其中第二衬底具有由划线区域分隔的多个矩形芯片区域。 去除对应于划线区域的第二衬底的一部分,以在第一衬底上形成多个芯片,其中在相邻芯片之间形成至少一个桥接部分。 还提供了通过该方法形成的芯片封装。
-
公开(公告)号:US09337097B2
公开(公告)日:2016-05-10
申请号:US14225336
申请日:2014-03-25
Applicant: XINTEC INC.
Inventor: Yu-Ting Huang
IPC: H01L21/78 , H01L23/31 , H01L23/482 , H01L23/552 , H01L27/146 , H01L21/56 , H01L23/60 , H01L23/00
CPC classification number: H01L21/78 , H01L21/56 , H01L23/3114 , H01L23/482 , H01L23/552 , H01L23/60 , H01L24/05 , H01L24/13 , H01L27/14618 , H01L27/14627 , H01L2224/02371 , H01L2224/02373 , H01L2224/0345 , H01L2224/03462 , H01L2224/03464 , H01L2224/0401 , H01L2224/05548 , H01L2224/05573 , H01L2224/05624 , H01L2224/05644 , H01L2224/05647 , H01L2224/05669 , H01L2224/13022 , H01L2224/13024 , H01L2924/0001 , H01L2924/1461 , H01L2924/00014 , H01L2224/13099 , H01L2224/05599 , H01L2924/00
Abstract: A chip package includes: a substrate; a signal pad and a ground pad disposed on the substrate; a first and a second conducting layers disposed on the substrate and electrically connected to the signal pad and the ground pad, respectively, wherein the first and the second conducting layers extend from an upper surface of the substrate towards a lower surface of the substrate along a first and a second side surfaces of the substrate, respectively, and the first and the second conducting layers protrude from the lower surface; and a protection layer disposed on the substrate, wherein the protection layer completely covers the entire portion of the first conducting layer located on the first side surface of the substrate, and the entire portion of the second conducting layer located on the second side surface of the substrate is not covered by the protection layer.
Abstract translation: 芯片封装包括:基板; 信号焊盘和设置在所述基板上的接地焊盘; 第一导电层和第二导电层,其分别设置在所述基板上并电连接到所述信号焊盘和所述接地焊盘,其中所述第一和第二导电层沿着所述第一和第二导电层从所述基板的上表面延伸到所述基板的下表面 第一和第二侧面分别与第一和第二导电层从下表面突出; 以及设置在所述基板上的保护层,其中所述保护层完全覆盖位于所述基板的所述第一侧表面上的所述第一导电层的整个部分,并且所述第二导电层的位于所述基板的第二侧表面上的整个部分 衬底不被保护层覆盖。
-
公开(公告)号:US09318461B2
公开(公告)日:2016-04-19
申请号:US14255872
申请日:2014-04-17
Applicant: XINTEC INC.
Inventor: Chun-Wei Chang , Kuei-Wei Chen , Chia-Ming Cheng , Chia-Sheng Lin , Chien-Hui Chen , Tsang-Yu Liu
IPC: H01L21/00 , H01L23/538 , H01L23/00 , H01L21/768 , H01L21/784 , H01L21/683
CPC classification number: H01L24/26 , H01L21/6835 , H01L21/76898 , H01L21/78 , H01L21/784 , H01L23/3192 , H01L24/05 , H01L24/11 , H01L24/13 , H01L24/27 , H01L24/94 , H01L2224/02371 , H01L2224/02372 , H01L2224/03002 , H01L2224/0401 , H01L2224/04042 , H01L2224/04105 , H01L2224/05009 , H01L2224/05548 , H01L2224/05562 , H01L2224/05566 , H01L2224/05567 , H01L2224/05624 , H01L2224/05647 , H01L2224/05655 , H01L2224/11002 , H01L2224/13022 , H01L2224/13024 , H01L2224/13025 , H01L2224/131 , H01L2224/13111 , H01L2224/94 , H01L2924/14 , H01L2924/15788 , H01L2924/00 , H01L2224/11 , H01L2924/014 , H01L2224/03
Abstract: A wafer level array of chips is provided. The wafer level array of chips comprises a semiconductor wafer, and a least one extending-line protection. The semiconductor wafer has at least two chips, which are arranged adjacent to each other, and a carrier layer. Each chip has an upper surface and a lower surface, and comprises at least one device. The device is disposed upon the upper surface, covered by the carrier layer. The extending-line protection is disposed under the carrier layer and between those two chips. The thickness of the extending-line protection is less than that of the chip. Wherein the extending-line protection has at least one extending-line therein. In addition, a chip package fabricated by the wafer level array of chips, and a method thereof are also provided.
Abstract translation: 提供晶片级的芯片阵列。 晶片级的芯片阵列包括半导体晶片和至少一个延伸线保护。 半导体晶片具有彼此相邻布置的至少两个芯片和载体层。 每个芯片具有上表面和下表面,并且包括至少一个装置。 该装置设置在上表面上,被载体层覆盖。 延伸线保护设置在载体层之下和两个芯片之间。 延长线保护的厚度小于芯片的厚度。 其中延伸线保护件中至少有一条延伸线。 此外,还提供了由晶片级阵列芯片制造的芯片封装及其方法。
-
公开(公告)号:US09305842B2
公开(公告)日:2016-04-05
申请号:US14592818
申请日:2015-01-08
Applicant: XINTEC INC.
Inventor: Chia-Sheng Lin , Po-Han Lee
IPC: H01L21/768 , H01L21/48 , H01L23/538 , H01L23/00 , H01L23/31 , H01L27/146
CPC classification number: H01L21/76898 , H01L21/481 , H01L21/76897 , H01L23/3178 , H01L23/3192 , H01L23/5389 , H01L24/03 , H01L24/05 , H01L24/11 , H01L24/13 , H01L24/19 , H01L24/94 , H01L27/14618 , H01L27/14636 , H01L2224/02372 , H01L2224/0345 , H01L2224/0401 , H01L2224/04026 , H01L2224/04105 , H01L2224/05548 , H01L2224/05567 , H01L2224/05624 , H01L2224/05639 , H01L2224/05647 , H01L2224/05655 , H01L2224/06181 , H01L2224/1132 , H01L2224/11462 , H01L2224/11849 , H01L2224/13022 , H01L2224/131 , H01L2224/20 , H01L2224/94 , H01L2224/97 , H01L2924/01006 , H01L2924/01013 , H01L2924/01029 , H01L2924/01047 , H01L2924/01075 , H01L2924/01079 , H01L2924/014 , H01L2924/12041 , H01L2924/14 , H01L2924/1461 , H01L2924/15787 , H01L2924/15788 , H01L2924/1579 , H01L2924/00
Abstract: A chip package and a fabrication method thereof are provided. The chip package includes a semiconductor substrate, having a first surface and an opposing second surface. A spacer is disposed under the second surface of the semiconductor substrate and a cover plate is disposed under the spacer. A recessed portion is formed adjacent to a sidewall of the semiconductor substrate, extending from the first surface of the semiconductor substrate to at least the spacer. Then, a protection layer is disposed over the first surface of the semiconductor substrate and in the recessed portion.
Abstract translation: 提供了芯片封装及其制造方法。 芯片封装包括具有第一表面和相对的第二表面的半导体衬底。 间隔件设置在半导体衬底的第二表面下方,并且覆盖板设置在间隔件下方。 形成与半导体衬底的侧壁相邻的凹部,从半导体衬底的第一表面延伸到至少间隔件。 然后,保护层设置在半导体衬底的第一表面和凹部中。
-
公开(公告)号:US20160086896A1
公开(公告)日:2016-03-24
申请号:US14958155
申请日:2015-12-03
Applicant: XINTEC INC.
Inventor: Yu-Lung HUANG , Chao-Yen LIN , Wei-Luen SUEN , Chien-Hui CHEN
IPC: H01L23/58 , H01L21/78 , H01L21/283 , H01L21/48
CPC classification number: H01L23/585 , H01L21/283 , H01L21/4853 , H01L21/561 , H01L21/6836 , H01L21/768 , H01L21/78 , H01L23/3121 , H01L23/49838 , H01L23/525 , H01L24/05 , H01L24/16 , H01L24/48 , H01L29/0657 , H01L2221/68327 , H01L2221/6834 , H01L2224/02371 , H01L2224/02375 , H01L2224/02379 , H01L2224/02381 , H01L2224/0401 , H01L2224/04042 , H01L2224/05548 , H01L2224/05558 , H01L2224/06165 , H01L2224/06167 , H01L2224/1302 , H01L2224/131 , H01L2224/16105 , H01L2224/16225 , H01L2224/16227 , H01L2224/24226 , H01L2224/48091 , H01L2224/48227 , H01L2224/73215 , H01L2224/73253 , H01L2224/94 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10253 , H01L2924/12041 , H01L2924/1306 , H01L2924/13091 , H01L2924/14 , H01L2924/1461 , H01L2924/15788 , H01L2924/00 , H01L2224/03 , H01L2924/014 , H01L2224/45099 , H01L2224/45015 , H01L2924/207 , H01L2924/00012
Abstract: An embodiment of the invention provides a chip package including a semiconductor substrate having a first surface and a second surface opposite thereto. A conducting pad is located on the first surface. A side recess is on at least a first side of the semiconductor substrate, wherein the side recess extends from the first surface toward the second surface and across the entire length of the first side. A conducting layer is located on the first surface and electrically connected to the conducting pad, wherein the conducting layer extends to the side recess.
Abstract translation: 本发明的实施例提供一种芯片封装,其包括具有第一表面和与其相对的第二表面的半导体衬底。 导电垫位于第一表面上。 侧凹部位于半导体衬底的至少第一侧上,其中侧凹部从第一表面朝向第二表面延伸并跨越第一侧的整个长度。 导电层位于第一表面上并电连接到导电焊盘,其中导电层延伸到侧凹槽。
-
197.
公开(公告)号:US09287417B2
公开(公告)日:2016-03-15
申请号:US14157379
申请日:2014-01-16
Applicant: XINTEC INC.
Inventor: Wei-Luen Suen , Shu-Ming Chang , Yu-Lung Huang , Yen-Shih Ho , Tsang-Yu Liu
IPC: H01L23/58 , H01L31/02 , H01L23/31 , H01L23/48 , H01L21/768 , H01L21/78 , H01L23/00 , H01L21/683 , H01L23/525
CPC classification number: H01L31/02005 , H01L21/6836 , H01L21/76898 , H01L21/78 , H01L23/3114 , H01L23/3171 , H01L23/481 , H01L23/525 , H01L24/02 , H01L24/11 , H01L24/13 , H01L24/92 , H01L24/94 , H01L2221/68304 , H01L2221/68327 , H01L2221/6834 , H01L2221/68368 , H01L2221/68372 , H01L2221/68381 , H01L2224/02313 , H01L2224/02371 , H01L2224/02372 , H01L2224/0239 , H01L2224/0401 , H01L2224/11002 , H01L2224/11472 , H01L2224/1148 , H01L2224/13022 , H01L2224/13024 , H01L2224/131 , H01L2224/13111 , H01L2224/92 , H01L2224/94 , H01L2924/3511 , H01L2924/014 , H01L2924/01013 , H01L2924/01029 , H01L2924/01028 , H01L2924/00014 , H01L2224/0231 , H01L2224/11
Abstract: Disclosed herein is a semiconductor chip package, which includes a semiconductor chip, a plurality of vias, an isolation layer, a redistribution layer, and a packaging layer. The vias extend from the lower surface to the upper surface of the semiconductor chip. The vias include at least one first via and at least one second via. The isolation layer also extends from the lower surface to the upper surface of the semiconductor chip, and part of the isolation layer is disposed in the vias. The sidewall of the first via is totally covered by the isolation layer while the sidewall of the second via is partially covered by the isolation layer. The redistribution layer is disposed below the isolation layer and fills the plurality of vias, and the packaging layer is disposed below the isolation layer.
Abstract translation: 这里公开了一种半导体芯片封装,其包括半导体芯片,多个通孔,隔离层,再分配层和封装层。 通孔从半导体芯片的下表面延伸到上表面。 通孔包括至少一个第一通孔和至少一个第二通孔。 隔离层也从半导体芯片的下表面延伸到上表面,并且隔离层的一部分设置在通孔中。 第一通孔的侧壁完全被隔离层覆盖,而第二通孔的侧壁被隔离层部分地覆盖。 再分配层设置在隔离层下方并填充多个通孔,并且包装层设置在隔离层下方。
-
198.
公开(公告)号:US09281243B2
公开(公告)日:2016-03-08
申请号:US14172832
申请日:2014-02-04
Applicant: XINTEC INC.
Inventor: Chien-Hung Liu , Ying-Nan Wen
IPC: H01L23/495 , H01L21/78 , H01L23/00 , H01L23/552 , B81B7/00 , H01L21/56 , H01L23/31
CPC classification number: H01L21/78 , B81B7/0064 , H01L21/561 , H01L23/3114 , H01L23/552 , H01L24/11 , H01L2924/12042 , H01L2924/1461 , H01L2924/00
Abstract: A chip scale package structure includes a chip, a dam unit, a board body, a plurality of first conductors, an encapsulating glue, a plurality of first conductive layers, an isolation layer, and a plurality of first electrodes. The dam unit is disposed on the surface of the chip. The board body is located on the dam unit. The first conductors are respectively in electrical contact with the conductive pads of the chip. The encapsulating glue covers the surface of the chip, and the board body and the first conductors are packaged in the encapsulating glue. The first conductive layers are located on the surface of the encapsulating glue opposite to the chip and respectively in electrical contact with the first conductors. The isolation layer is located on the encapsulating glue and the first conductive layers. The first electrodes are respectively in electrical contact with the first conductive layers.
Abstract translation: 芯片级封装结构包括芯片,堤坝单元,板体,多个第一导体,封装胶,多个第一导电层,隔离层和多个第一电极。 大坝单元设置在芯片的表面上。 板体位于坝体上。 第一导体分别与芯片的导电焊盘电接触。 封装胶覆盖芯片的表面,并且板体和第一导体封装在封装胶中。 第一导电层位于与芯片相对的封装胶的表面上,分别与第一导体电接触。 隔离层位于封装胶和第一导电层上。 第一电极分别与第一导电层电接触。
-
公开(公告)号:US09275958B2
公开(公告)日:2016-03-01
申请号:US14207224
申请日:2014-03-12
Applicant: XINTEC INC.
Inventor: Yi-Min Lin , Yi-Ming Chang , Shu-Ming Chang , Yen-Shih Ho , Tsang-Yu Liu , Chia-Ming Cheng
IPC: H01L27/146 , H01L23/552 , H01L21/48 , H01L21/78 , H01L29/06 , H01L23/00 , H01L25/065
CPC classification number: H01L23/552 , H01L21/4814 , H01L21/78 , H01L23/544 , H01L24/02 , H01L24/03 , H01L24/05 , H01L24/45 , H01L24/48 , H01L24/85 , H01L24/92 , H01L25/0657 , H01L29/0657 , H01L2223/5446 , H01L2224/02313 , H01L2224/0235 , H01L2224/02371 , H01L2224/0239 , H01L2224/03614 , H01L2224/04042 , H01L2224/04105 , H01L2224/05548 , H01L2224/05571 , H01L2224/451 , H01L2224/48225 , H01L2224/48227 , H01L2224/4847 , H01L2224/92 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10157 , H01L2924/13091 , H01L2924/1461 , H01L2924/00 , H01L2924/01029 , H01L2924/01079 , H01L2924/01078 , H01L2924/01028 , H01L2924/0105 , H01L2924/01013 , H01L2924/01047 , H01L2924/01022 , H01L2924/01074 , H01L2924/00012 , H01L2224/85 , H01L2924/014 , H01L2224/85399 , H01L2224/05599
Abstract: An embodiment of the invention provides a chip package which includes: a semiconductor substrate having a first surface and a second surface; a first recess extending from the first surface towards the second surface; a second recess extending from a bottom of the first recess towards the second surface, wherein a sidewall and the bottom of the first recess and a second sidewall and a second bottom of the second recess together form an exterior side surface of the semiconductor substrate; a wire layer disposed over the first surface and extending into the first recess and/or the second recess; an insulating layer positioned between the wire layer and the semiconductor substrate; and a metal light shielding layer disposed over the first surface and having at least one hole, wherein a shape of the at least one hole is a quadrangle.
Abstract translation: 本发明的实施例提供一种芯片封装,其包括:具有第一表面和第二表面的半导体衬底; 从所述第一表面延伸到所述第二表面的第一凹部; 从所述第一凹部的底部朝向所述第二表面延伸的第二凹部,其中所述第一凹部的侧壁和所述底部以及所述第二凹部的第二侧壁和第二底部一起形成所述半导体衬底的外侧表面; 布置在所述第一表面上并延伸到所述第一凹部和/或所述第二凹部中的导线层; 位于所述导线层和所述半导体基板之间的绝缘层; 以及设置在所述第一表面上并且具有至少一个孔的金属遮光层,其中所述至少一个孔的形状是四边形。
-
200.
公开(公告)号:US20160043123A1
公开(公告)日:2016-02-11
申请号:US14819138
申请日:2015-08-05
Applicant: XINTEC INC.
Inventor: Wei-Ming CHIEN , Po-Han LEE , Tsang-Yu LIU , Yen-Shih HO
IPC: H01L27/146
CPC classification number: H01L27/14623 , H01L27/14632 , H01L27/14636 , H01L27/14685 , H01L27/14687 , H01L2224/11
Abstract: A semiconductor structure includes a chip, a light transmissive plate, a spacer, and a light-shielding layer. The chip has an image sensor, a first surface and a second surface opposite to the first surface. The image sensor is located on the first surface. The light transmissive plate is disposed on the first surface and covers the image sensor. The spacer is between the light transmissive plate and the first surface, and surrounds the image sensor. The light-shielding layer is located on the first surface between the spacer and the image sensor.
Abstract translation: 半导体结构包括芯片,透光板,间隔物和遮光层。 芯片具有图像传感器,与第一表面相对的第一表面和第二表面。 图像传感器位于第一个表面。 透光板设置在第一表面上并覆盖图像传感器。 间隔物在透光板和第一表面之间,并且围绕图像传感器。 遮光层位于间隔件和图像传感器之间的第一表面上。
-
-
-
-
-
-
-
-
-