Optimized lid attach process for thermal management and multi-surface compliant heat removal
    2.
    发明授权
    Optimized lid attach process for thermal management and multi-surface compliant heat removal 有权
    优化的盖子连接过程,用于热管理和多表面兼容的散热

    公开(公告)号:US07939364B2

    公开(公告)日:2011-05-10

    申请号:US12121337

    申请日:2008-05-15

    IPC分类号: H01L21/00

    摘要: A multi-surface compliant heat removal process includes: identifying one or more components to share a heat rejecting device, applying non-adhesive film to the one or more components, identifying a primary component of the one or more components, and applying phase change material on each of the one or more components other than the primary component. The phase change material is placed on top of the non-adhesive film. The process further includes placing the heat rejecting device on the corresponding one or more components and removing the heat rejecting device from the corresponding one or more components. The phase change material and the non-adhesive film remain with the heat rejecting device. The process also includes reflowing the phase change material on the heat rejecting device, removing the non-adhesive film from the heat rejecting device, placing a heatsink-attach thermal interface material on the one or more components, and placing the heat rejecting device on the corresponding one or more components.

    摘要翻译: 多表面兼容的热去除方法包括:识别一个或多个部件以共享热拒绝装置,将非粘合膜施加到所述一个或多个部件,识别所述一个或多个部件的主要部件,以及施加相变材料 在除主要部件之外的一个或多个部件的每一个上。 相变材料放置在非粘合膜的顶部。 该方法还包括将散热装置放置在相应的一个或多个部件上,并从相应的一个或多个部件移除散热装置。 相变材料和非粘合膜保留在散热装置上。 该方法还包括在排热装置上回流相变材料,从热排出装置中去除非粘合膜,将散热器附着的热界面材料放置在一个或多个部件上,将散热装置放置在 对应的一个或多个组件。

    Package lid or heat spreader for microprocessor packages
    3.
    发明授权
    Package lid or heat spreader for microprocessor packages 有权
    用于微处理器封装的封装盖或散热器

    公开(公告)号:US07301227B1

    公开(公告)日:2007-11-27

    申请号:US11207630

    申请日:2005-08-19

    IPC分类号: H01L23/02 H01L23/48

    摘要: A package for an integrated circuit (IC) die comprises a substrate and a lid. The substrate has an upper surface facing an interior of the package and a lower surface facing an exterior of the package. The upper surface of the substrate carries an IC die and provides electrical connections from the IC die to the lower surface of the substrate. The lid includes an outer lid and an inner lid. The inner lid is positioned over the IC die and is in thermal communication with the IC die. The inner lid is formed of a material suitable for conducting heat away from the IC die. The outer lid is attached to the upper surface of the substrate. A gap extends between the outer lid and inner lid.

    摘要翻译: 用于集成电路(IC)管芯的封装包括衬底和盖子。 衬底具有面向封装内部的上表面和面向封装外部的下表面。 衬底的上表面承载IC管芯并且提供从IC管芯到衬底的下表面的电连接。 盖子包括外盖和内盖。 内盖位于IC芯片上方并与IC芯片热连通。 内盖由适于从IC芯片传导热量的材料形成。 外盖附接到基板的上表面。 间隙在外盖和内盖之间延伸。

    Component level, CPU-testable, multi-chip package using grid arrays
    5.
    发明授权
    Component level, CPU-testable, multi-chip package using grid arrays 有权
    组件级,CPU可测试,使用网格阵列的多芯片封装

    公开(公告)号:US06636825B1

    公开(公告)日:2003-10-21

    申请号:US09364832

    申请日:1999-07-30

    IPC分类号: G01R3100

    摘要: A method for performing electrical acceptance tests on a sub-system including a test substrate, a microprocessor and one or more associated computer components, such as SRAM, DRAM and ROM. A pin grid array, ball grid array, line grid array or equivalent test connector system is provided that allows direct addressing of selected circuits of the microprocessor and of each associated component. The microprocessor plus substrate are first tested together. If this test is successful, the associated components are then added, preferably one at a time, and the new sub-system is tested. If a particular sub-system fails a test, the cause(s) of failure can be isolated and removed, where possible, and the modified sub-system can be retested.

    摘要翻译: 一种用于在包括测试基板,微处理器和一个或多个相关联的计算机组件(例如SRAM,DRAM和ROM)的子系统上进行电接受测试的方法。 提供了一种引脚网格阵列,球栅阵列,线阵列或等效测试连接器系统,其允许直接寻址微处理器和每个相关组件的选定电路。 首先在一起测试微处理器加衬底。 如果该测试成功,则相关组件然后被添加,最好一次添加,并且新的子系统被测试。 如果特定的子系统测试失败,则可能会将故障原因隔离并删除,并且可以重新测试修改后的子系统。

    Efficient device debug system
    6.
    发明授权
    Efficient device debug system 有权
    高效的设备调试系统

    公开(公告)号:US06472900B1

    公开(公告)日:2002-10-29

    申请号:US09874188

    申请日:2001-06-04

    IPC分类号: G01R3126

    摘要: A method and system providing for electrical testing of an integrated semiconductor substrate having at least two signal processing layers. The substrate may be provided with a protective layer of plastic, silicon, silicon oxide, silicon nitride or the like. A selected region of one substrate layer to be tested electrically is exposed by etching or otherwise forming a controllably small aperture any overlying substrate layer(s) away to expos at least one selected circuit trace in the selected region and applying a selected electrical signal to the trace. Optionally, a second aperture, spaced apart from the first aperture, can be formed to expose a second selected circuit trace so that propagation of a signal in one or more substrate circuits can be tested. The aperture cross-sectional shapes may be linear or curvilinear polygons or other suitable shapes.

    摘要翻译: 一种提供具有至少两个信号处理层的集成半导体衬底的电测试的方法和系统。 衬底可以设置有塑料,硅,氧化硅,氮化硅等的保护层。 待电测试的一个衬底层的选定区域通过蚀刻或以其他方式形成可控制的小孔而暴露出任何覆盖的衬底层,以暴露所选区域中的至少一个所选择的电路迹线,并将所选择的电信号施加到 跟踪。 可选地,可以形成与第一孔间隔开的第二孔,以暴露第二选择的电路迹线,从而可以测试一个或多个衬底电路中的信号传播。 孔径横截面形状可以是线性或曲线多边形或其它合适的形状。

    Apparatus for testing flip chip or wire bond integrated circuits
    8.
    发明授权
    Apparatus for testing flip chip or wire bond integrated circuits 失效
    用于测试倒装芯片或引线键合集成电路的装置

    公开(公告)号:US5701085A

    公开(公告)日:1997-12-23

    申请号:US498791

    申请日:1995-07-05

    IPC分类号: G01R1/04 G01R31/28 G01R1/07

    摘要: An apparatus for use in testing wire bond or flip chip connected integrated circuits includes a housing with a top side, a bottom side, and a perimeter region defining a housing central aperture. The housing further includes flip chip pads to accommodate flip chip solder connections to a flip chip integrated circuit during a first test period and wire bond pads to accommodate wire bond connections to a wire bond integrated circuit during a second test period. There are connector pins on the bottom side of the housing for connection with a printed circuit board. The printed circuit board includes an access aperture which is aligned with the housing central aperture. This configuration allows a test probe to access a flip chip integrated circuit positioned within the housing. It also allows a heat sink to be used when the housing incorporates a wire bonded integrated circuit.

    摘要翻译: 用于测试引线接合或倒装芯片连接的集成电路的装置包括具有顶侧,底侧和限定壳体中心孔的周边区域的壳体。 壳体还包括倒装芯片焊盘,以在第一测试周期期间适应倒装芯片焊接连接到倒装芯片集成电路,并且引线接合焊盘以在第二测试周期期间适应引线键合连接到引线接合集成电路。 在外壳底部有连接器针脚,用于与印刷电路板连接。 印刷电路板包括与壳体中心孔对准的进入孔。 该配置允许测试探针访问位于壳体内的倒装芯片集成电路。 它还允许当外壳包含导线接合集成电路时使用散热器。

    Detection of Improper Bets in Real-Time Wagering Systems
    9.
    发明申请
    Detection of Improper Bets in Real-Time Wagering Systems 审中-公开
    在实时投注系统中检测不正确的投注

    公开(公告)号:US20110256925A1

    公开(公告)日:2011-10-20

    申请号:US13014991

    申请日:2011-01-27

    IPC分类号: A63F9/24

    摘要: Methods, systems, and software for accepting bets on contests, such as sporting events, with wagering terms that change in real-time with the progress of the contests are disclosed. The disclosed methods, systems, and software may include security features that check the time at which bets are placed to ensure that they are not being placed in the interval between when an event occurred in the contest and when the wagering terms were changed to reflect that the event occurred.

    摘要翻译: 公开了用于接受竞赛投注的方法,系统和软件,例如体育赛事,具有随比赛进度实时变化的下注条件。 公开的方法,系统和软件可以包括检查投注时间的安全特征,以确保它们不被放置在比赛中发生事件之间的时间间隔和当投注条件被改变以反映 事件发生了。

    Device and method for packaging an electronic device
    10.
    发明授权
    Device and method for packaging an electronic device 失效
    用于包装电子设备的装置和方法

    公开(公告)号:US06351389B1

    公开(公告)日:2002-02-26

    申请号:US08646426

    申请日:1996-05-07

    IPC分类号: H05K118

    摘要: A method and apparatus for packaging an electronic device, such as an integrated circuit chip (8), includes an intermediate device carrier (6) with a substantially planar upper surface (16) and a plurality of bonding pads (18) for coupling the carrier to the integrated circuit chip. A ceramic ring (38) is attached to the upper surface of the device carrier and a thermally conductive cover plate (36) is attached to the ceramic ring to form an inner cavity for receiving the chip therein. The ceramic ring comprises a material with a coefficient of thermal expansion substantially similar to or as the same as the device carrier to minimize stress therebetween during thermal expansion or contraction of the package device. The thermally conductive cover plate provides a path for dissipating heat generated during electrical operations of the chip.

    摘要翻译: 用于封装诸如集成电路芯片(8)的电子器件的方法和装置包括具有基本平坦的上表面(16)的中间器件载体(6)和用于将载体 到集成电路芯片。 陶瓷环(38)附着到器件载体的上表面,并且导热盖板(36)附接到陶瓷环上以形成用于在其中接收芯片的内腔。 陶瓷环包括具有与装置载体基本相似或相同的热膨胀系数的材料,以在包装装置的热膨胀或收缩期间最小化其间的应力。 导热盖板提供用于耗散芯片的电气操作期间产生的热量的路径。