High impedance electromagnetic surface and method
    1.
    发明申请
    High impedance electromagnetic surface and method 失效
    高阻抗电磁表面和方法

    公开(公告)号:US20070139294A1

    公开(公告)日:2007-06-21

    申请号:US11312286

    申请日:2005-12-20

    IPC分类号: H01Q15/24

    摘要: A high impedance surface (300) has a printed circuit board (302) with a first surface (314) and a second surface (316), and a continuous electrically conductive plate (319) disposed on the second surface (316) of the printed circuit board (302). A plurality of electrically conductive plates (318) is disposed on the first surface (314) of the printed circuit board (302), while a plurality of elements are also provided. Each element comprises at least one of (1) at least one multi-layer inductor (330, 331) electrically coupled between at least two of the electrically conductive plates (318) and embedded within the printed circuit board (302), and (2) at least one capacitor (320) electrically coupled between at least two of the electrically conductive plates (318). The capacitor (320) comprises at least one of (a) a dielectric material (328) disposed between adjacent electrically conductive plates , wherein the dielectric material (328) has a relative dielectric constant greater than 6, and (b) a mezzanine capacitor embedded within the printed circuit board (302).

    摘要翻译: 高阻抗表面(300)具有带有第一表面(314)和第二表面(316)的印刷电路板(302)和设置在印刷的第二表面(316)上的连续导电板(319) 电路板(302)。 多个导电板(318)设置在印刷电路板(302)的第一表面(314)上,同时还提供多个元件。 每个元件包括(1)至少一个电耦合在至少两个导电板(318)之间并嵌入印刷电路板(302)内的多层电感器(330,331)中的至少一个,和(2 )至少一个电耦合在至少两个导电板(318)之间的电容器(320)。 电容器(320)包括设置在相邻导电板之间的(a)介电材料(328)中的至少一个,其中介电材料(328)具有大于6的相对介电常数,以及(b)嵌入的夹层电容器 在印刷电路板(302)内。

    Printed circuit embedded capacitors
    3.
    发明申请
    Printed circuit embedded capacitors 失效
    印刷电路嵌入式电容器

    公开(公告)号:US20050128720A1

    公开(公告)日:2005-06-16

    申请号:US10736327

    申请日:2003-12-15

    摘要: One of a plurality of capacitors embedded in a printed circuit structure includes a first electrode (415) overlaying a first substrate layer (505) of the printed circuit structure, a crystallized dielectric oxide core (405) overlaying the first electrode, a second electrode (615) overlying the crystallized dielectric oxide core, and a high temperature anti-oxidant layer (220) disposed between and contacting the crystallized dielectric oxide core and at least one of the first and second electrodes. The crystallized dielectric oxide core has a thickness that is less than 1 micron and has a capacitance density greater than 1000 pF/mm2. The material and thickness are the same for each of the plurality of capacitors. The crystallized dielectric oxide core may be isolated from crystallized dielectric oxide cores of all other capacitors of the plurality of capacitors.

    摘要翻译: 嵌入印刷电路结构中的多个电容器之一包括覆盖印刷电路结构的第一衬底层(505)的第一电极(415),覆盖第一电极的结晶化电介质氧化物芯(405),第二电极 615),以及设置在结晶的电介质氧化物芯和第一和第二电极中的至少一个之间并与其接触的高温抗氧化剂层(220)。 结晶的电介质氧化物芯的厚度小于1微米,电容密度大于1000pF / mm 2。 多个电容器的材料和厚度相同。 结晶的电介质氧化物芯可以与多个电容器的所有其它电容器的结晶的电介质氧化物芯隔离。

    Integration of monocrystalline oxide devices with fully depleted CMOS on non-silicon substrates
    4.
    发明授权
    Integration of monocrystalline oxide devices with fully depleted CMOS on non-silicon substrates 失效
    在非硅衬底上集成具有完全耗尽CMOS的单晶氧化物器件

    公开(公告)号:US06638872B1

    公开(公告)日:2003-10-28

    申请号:US10255881

    申请日:2002-09-26

    IPC分类号: H01L21311

    摘要: High quality epitaxial layers of monocrystalline materials can be grown overlying monocrystalline substrates such as large silicon wafers by forming a compliant substrate for growing the monocrystalline layers. An accommodating buffer layer comprises a layer of monocrystalline oxide spaced apart from a silicon wafer by an amorphous interface layer of silicon oxide. The amorphous interface layer dissipates strain and permits the growth of a high quality monocrystalline oxide accommodating buffer layer. Any lattice mismatch between the accommodating buffer layer and the underlying silicon substrate is taken care of by the amorphous interface layer. In addition, formation of a compliant substrate may include utilizing surfactant enhanced epitaxy and epitaxial growth of single crystal silicon onto single crystal oxide materials. Monocrystalline substrates having a hydrogen ion implant are cleaved along the hydrogen ion implant, and an insulating substrate is bonded to the monocrystalline oxide.

    摘要翻译: 通过形成用于生长单晶层的柔性衬底,可以将单晶材料的高质量外延层生长在覆盖单晶衬底(例如大硅晶片)上。 容纳缓冲层包括通过硅氧化物的非晶界面层与硅晶片间隔开的单晶氧化物层。 非晶界面层消耗应变并允许高质量单晶氧化物容纳缓冲层的生长。 通过非晶界面层处理容纳缓冲层和底层硅衬底之间的任何晶格失配。 此外,顺应性衬底的形成可以包括利用表面活性剂增强的单晶硅在单晶氧化物材料上的外延和外延生长。 具有氢离子注入的单晶衬底沿氢离子注入被切割,绝缘衬底与单晶氧化物结合。

    Textured dielectric and patch antenna fabrication method
    5.
    发明申请
    Textured dielectric and patch antenna fabrication method 失效
    纹理电介质和贴片天线制造方法

    公开(公告)号:US20060137173A1

    公开(公告)日:2006-06-29

    申请号:US11021444

    申请日:2004-12-23

    IPC分类号: H01P11/00 H01K3/10

    摘要: A textured dielectric panel (305, 520, 625, 745, 925, 1035, 1205) is fabricated by applying a first mask pattern (310, 510, 610, 710, 915, 1015, 1210) to a first side of a solid panel made of a first material that is a ceramic dielectric and then sandblasting the solid panel through the first mask pattern from the first side to at least partially generate a shaped cavity (315, 920, 1040). The shaped cavity of the solid panel may be filled with a-second material (330, 740). The first and second materials have substantially differing dielectric constants. The first side and second side of the solid panel may be metallized (325), forming a patch antenna. The shaped cavities can be made more complex by using additional masking and/or sandblasting steps.

    摘要翻译: 通过将第一掩模图案(310,510,610,710,915,1015,1210)施加到固体面板的第一侧来制造纹理化电介质面板(305,520,625,745,925,1035,1205) 由第一材料制成,其是陶瓷电介质,然后通过第一掩模图案从第一侧喷砂固体板,以至少部分地产生成型腔(315,920,1040)。 固体面板的成形腔可以填充有第二材料(330,740)。 第一和第二材料具有基本上不同的介电常数。 固体面板的第一面和第二面可以金属化(325),形成贴片天线。 通过使用额外的掩模和/或喷砂步骤,可使成形的空腔变得更加复杂。

    Two-layer patterned resistor
    8.
    发明申请
    Two-layer patterned resistor 失效
    双层图案电阻

    公开(公告)号:US20050133872A1

    公开(公告)日:2005-06-23

    申请号:US10743589

    申请日:2003-12-22

    摘要: A technique for fabricating a patterned resistor on a substrate produces a patterned resistor (101, 801, 1001, 1324, 1374) including two conductive end terminations (110, 810, 1010) on the substrate, a pattern of first resistive material (120, 815, 1015) having a first width (125) and a first sheet resistance, and a pattern of second resistive material (205, 820, 1020) having a second width (210) and a second sheet resistance that at least partially overlies the pattern of first resistive material. One of the first and second sheet resistances is a low sheet resistance and the other of the first and second resistances is a high sheet resistance. A ratio of the high sheet resistance to the low sheet resistance is at least ten to one. The pattern having the higher sheet resistance is substantially wider than the pattern having the low sheet resistance. The patterned resistor can be precision trimmed 1225.

    摘要翻译: 用于在衬底上制造图案化电阻器的技术产生包括在衬底上的两个导电端接(110,810,1010)的图案化电阻器(101,801,1001,1324,1374),第一电阻材料(120, 具有第一宽度(125)和第一薄层电阻的第二电阻材料(205,820,1020)的图案,以及具有至少部分地覆盖图案的第二宽度(210)和第二薄层电阻的图案 的第一电阻材料。 第一和第二薄层电阻之一是低的薄层电阻,第一和第二电阻中的另一个是高的薄层电阻。 高薄层电阻与低薄层电阻的比例至少为10比1。 具有较高薄层电阻的图案基本上比具有低薄层电阻的图案更宽。 图案化电阻器可精密修整1225。