-
公开(公告)号:US20110316201A1
公开(公告)日:2011-12-29
申请号:US12822880
申请日:2010-06-24
申请人: Lin-Chih Huang , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
发明人: Lin-Chih Huang , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
CPC分类号: H01L21/56 , H01L21/561 , H01L24/94 , H01L2924/14 , H01L2924/181 , H01L2924/00
摘要: In accordance with an embodiment, a molding apparatus comprises a screen having a planar top surface; a recess in the screen and extending below the planar top surface; a blade capable of traversing the planar top surface; and a molding compound applicator. Another embodiment is a method for molding. The method comprises providing a substrate in a confined volume with an open top surface, applying molding compound in the confined volume, and traversing the open top surface with a blade thereby forming the molding compound to have a planar surface that is co-planar with the open top surface. The substrate has at least one semiconductor die adhered to the substrate.
摘要翻译: 根据实施例,成型设备包括具有平坦顶表面的筛网; 屏幕中的凹槽并在平面顶表面下方延伸; 能够穿过平面顶表面的刀片; 和模塑料涂布器。 另一实施例是一种模制方法。 该方法包括在约束体积中提供具有敞开顶部表面的基底,在约束体积中施加模塑料,并用刀片横穿开放的顶部表面,从而形成模制化合物以具有与该平坦表面共面的平坦表面 开顶表面。 衬底具有至少一个半导体管芯粘附到衬底上。
-
公开(公告)号:US08900994B2
公开(公告)日:2014-12-02
申请号:US13157137
申请日:2011-06-09
申请人: Chen-Hua Yu , Shin-Puu Jeng , Wen-Chih Chiou , Fang Wen Tsai , Chen-Yu Tsai
发明人: Chen-Hua Yu , Shin-Puu Jeng , Wen-Chih Chiou , Fang Wen Tsai , Chen-Yu Tsai
IPC分类号: H01L21/44 , H01L25/065 , H01L23/00 , H01L23/48 , H01L21/683
CPC分类号: H01L25/0657 , H01L21/0217 , H01L21/6835 , H01L21/76831 , H01L21/76834 , H01L21/76871 , H01L21/76895 , H01L21/76898 , H01L23/481 , H01L24/03 , H01L24/05 , H01L24/11 , H01L24/13 , H01L24/14 , H01L24/16 , H01L25/50 , H01L2221/68372 , H01L2224/03002 , H01L2224/0345 , H01L2224/03452 , H01L2224/03462 , H01L2224/0347 , H01L2224/0391 , H01L2224/0401 , H01L2224/05008 , H01L2224/05018 , H01L2224/05023 , H01L2224/05025 , H01L2224/05073 , H01L2224/05144 , H01L2224/05147 , H01L2224/05155 , H01L2224/05166 , H01L2224/05548 , H01L2224/05559 , H01L2224/05562 , H01L2224/05568 , H01L2224/05647 , H01L2224/13023 , H01L2224/13025 , H01L2224/1411 , H01L2224/14181 , H01L2224/16113 , H01L2224/16145 , H01L2224/16225 , H01L2224/16227 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2924/00014 , H01L2924/10253 , H01L2924/01029 , H01L2224/05552
摘要: A system and method for manufacturing a through silicon via is disclosed. An embodiment comprises forming a through silicon via with a liner protruding from a substrate. A passivation layer is formed over the substrate and the through silicon via, and the passivation layer and liner are recessed from the sidewalls of the through silicon via. Conductive material may then be formed in contact with both the sidewalls and a top surface of the through silicon via.
摘要翻译: 公开了一种制造硅通孔的系统和方法。 一个实施例包括用从衬底突出的衬垫形成通孔硅通孔。 钝化层形成在衬底和穿通硅通孔之上,钝化层和衬垫从通硅通孔的侧壁凹陷。 然后可以将导电材料形成为与通孔硅通孔的两个侧壁和顶表面接触。
-
公开(公告)号:US08878338B2
公开(公告)日:2014-11-04
申请号:US13485340
申请日:2012-05-31
申请人: Chun Hua Chang , Der-Chyang Yeh , Kuang-Wei Cheng , Yuan-Hung Liu , Shang-Yun Hou , Wen-Chih Chiou , Shin-Puu Jeng
发明人: Chun Hua Chang , Der-Chyang Yeh , Kuang-Wei Cheng , Yuan-Hung Liu , Shang-Yun Hou , Wen-Chih Chiou , Shin-Puu Jeng
CPC分类号: H01L28/40 , H01L21/02 , H01L21/768 , H01L23/147 , H01L23/49822 , H01L23/49827 , H01L23/50 , H01L23/5223 , H01L23/53295 , H01L28/60 , H01L29/02 , H01L2924/0002 , H01L2924/00
摘要: Capacitor designs for substrates, such as interposers, and methods of manufacture thereof are disclosed. A through via is formed in the interposer, and a capacitor is formed between a lower level metallization layer and a higher level metallization layer. The capacitor may be, for example, a planar capacitor with dual capacitor dielectric layers.
摘要翻译: 公开了用于衬底的电容器设计,例如插入件及其制造方法。 在插入器中形成通孔,并且在下层金属化层和较高级金属化层之间形成电容器。 电容器可以是例如具有双电容器电介质层的平面电容器。
-
公开(公告)号:US08693163B2
公开(公告)日:2014-04-08
申请号:US12873931
申请日:2010-09-01
申请人: An-Jhih Su , Chi-Chun Hsieh , Tzu-Yu Wang , Wei-Cheng Wu , Hsien-Pin Hu , Shang-Yun Hou , Wen-Chih Chiou , Shin-Puu Jeng
发明人: An-Jhih Su , Chi-Chun Hsieh , Tzu-Yu Wang , Wei-Cheng Wu , Hsien-Pin Hu , Shang-Yun Hou , Wen-Chih Chiou , Shin-Puu Jeng
IPC分类号: H01L29/92 , H01L21/768
CPC分类号: H01L28/40 , H01L21/76898 , H01L23/481 , H01L24/11 , H01L24/13 , H01L24/14 , H01L28/92 , H01L2224/0401 , H01L2224/05008 , H01L2224/0557 , H01L2224/13025 , H01L2224/13099 , H01L2224/131 , H01L2224/13147 , H01L2224/1403 , H01L2224/14181 , H01L2924/00014 , H01L2924/01006 , H01L2924/01013 , H01L2924/01019 , H01L2924/01029 , H01L2924/01032 , H01L2924/01033 , H01L2924/01049 , H01L2924/01074 , H01L2924/01078 , H01L2924/014 , H01L2924/14 , H01L2224/05552 , H01L2924/00
摘要: A device includes a substrate having a front surface and a back surface opposite the front surface. A capacitor is formed in the substrate and includes a first capacitor plate; a first insulation layer encircling the first capacitor plate; and a second capacitor plate encircling the first insulation layer. Each of the first capacitor plate, the first insulation layer, and the second capacitor plate extends from the front surface to the back surface of the substrate.
摘要翻译: 一种装置包括具有与前表面相对的前表面和后表面的基底。 电容器形成在衬底中,并包括第一电容器板; 围绕所述第一电容器板的第一绝缘层; 以及环绕所述第一绝缘层的第二电容器板。 第一电容器板,第一绝缘层和第二电容器板中的每一个从基板的前表面延伸到后表面。
-
公开(公告)号:US08426961B2
公开(公告)日:2013-04-23
申请号:US12823851
申请日:2010-06-25
申请人: Ying-Ching Shih , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
发明人: Ying-Ching Shih , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
IPC分类号: H01L23/14 , H01L23/498 , H01L23/538 , H01L25/065 , H01L21/48
CPC分类号: H01L21/76885 , H01L21/486 , H01L21/56 , H01L23/13 , H01L23/147 , H01L23/3128 , H01L23/49816 , H01L23/49827 , H01L23/5389 , H01L24/94 , H01L24/97 , H01L25/0657 , H01L2224/04105 , H01L2224/11002 , H01L2224/12105 , H01L2224/13025 , H01L2224/14181 , H01L2224/16148 , H01L2224/16238 , H01L2224/2518 , H01L2224/32145 , H01L2224/32225 , H01L2224/73204 , H01L2224/73267 , H01L2224/92244 , H01L2224/94 , H01L2224/97 , H01L2225/06513 , H01L2225/06517 , H01L2225/06524 , H01L2225/06548 , H01L2924/01322 , H01L2924/14 , H01L2924/15153 , H01L2924/181 , H05K1/0306 , H05K1/185 , H05K3/4007 , H05K2203/016 , H05K2203/025 , H01L2224/83 , H01L2224/82 , H01L2224/16225 , H01L2924/00 , H01L2224/16145 , H01L2924/00012
摘要: A device includes an interposer, which includes a substrate; and at least one dielectric layer over the substrate. A plurality of through-substrate vias (TSVs) penetrate through the substrate. A first metal bump is in the at least one dielectric layer and electrically coupled to the plurality of TSVs. A second metal bump is over the at least one dielectric layer. A die is embedded in the at least one dielectric layer and bonded to the first metal bump.
摘要翻译: 一种装置包括:插入件,其包括基板; 以及衬底上的至少一个电介质层。 多个穿通基板通孔(TSV)穿透基板。 第一金属凸块在至少一个电介质层中并电耦合到多个TSV。 第二金属凸块在至少一个电介质层的上方。 模具嵌入在至少一个电介质层中并结合到第一金属凸块。
-
公开(公告)号:US08896136B2
公开(公告)日:2014-11-25
申请号:US12827563
申请日:2010-06-30
申请人: Chen-Yu Tsai , Shih-Hui Wang , Chien-Ming Chiu , Chia-Ho Chen , Fang Wen Tsai , Weng-Jin Wu , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
发明人: Chen-Yu Tsai , Shih-Hui Wang , Chien-Ming Chiu , Chia-Ho Chen , Fang Wen Tsai , Weng-Jin Wu , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
IPC分类号: H01L23/544 , H01L29/40 , H01L23/48 , H01L23/52 , H01L21/76 , H01L21/00 , H01L21/4763 , H01L21/44 , H01L21/683
CPC分类号: H01L23/481 , H01L21/30604 , H01L21/6835 , H01L21/76831 , H01L21/76877 , H01L21/76898 , H01L23/544 , H01L2221/68327 , H01L2223/54426 , H01L2224/13
摘要: In accordance with an embodiment, a structure comprises a substrate having a first area and a second area; a through substrate via (TSV) in the substrate penetrating the first area of the substrate; an isolation layer over the second area of the substrate, the isolation layer having a recess; and a conductive material in the recess of the isolation layer, the isolation layer being disposed between the conductive material and the substrate in the recess.
摘要翻译: 根据实施例,结构包括具有第一区域和第二区域的基板; 穿过基板的第一区域的贯穿基板通孔(TSV); 在所述衬底的所述第二区域上方的隔离层,所述隔离层具有凹部; 以及在所述隔离层的所述凹部中的导电材料,所述隔离层设置在所述凹部中的所述导电材料和所述基板之间。
-
公开(公告)号:US08847388B2
公开(公告)日:2014-09-30
申请号:US13267200
申请日:2011-10-06
申请人: Chen-Hua Yu , Hung-Pin Chang , An-Jhih Su , Tsang-Jiuh Wu , Wen-Chih Chiou , Shin-Puu Jeng
发明人: Chen-Hua Yu , Hung-Pin Chang , An-Jhih Su , Tsang-Jiuh Wu , Wen-Chih Chiou , Shin-Puu Jeng
CPC分类号: H01L23/293 , H01L23/3192 , H01L24/01 , H01L24/03 , H01L24/05 , H01L24/11 , H01L24/13 , H01L2224/0345 , H01L2224/03452 , H01L2224/0346 , H01L2224/03912 , H01L2224/0401 , H01L2224/05008 , H01L2224/05022 , H01L2224/05124 , H01L2224/05147 , H01L2224/05155 , H01L2224/05571 , H01L2224/05573 , H01L2224/05582 , H01L2224/05647 , H01L2224/05666 , H01L2224/05681 , H01L2224/05686 , H01L2224/10126 , H01L2224/11334 , H01L2224/1146 , H01L2224/1147 , H01L2224/11849 , H01L2224/13006 , H01L2224/13007 , H01L2224/13018 , H01L2224/13022 , H01L2224/13082 , H01L2224/13111 , H01L2224/13113 , H01L2224/13116 , H01L2224/13139 , H01L2224/13147 , H01L2224/13155 , H01L2924/00014 , H01L2924/01029 , H01L2924/10253 , H01L2924/15788 , H01L2924/014 , H01L2924/00012 , H01L2924/04941 , H01L2924/01047 , H01L2924/01024 , H01L2924/01028 , H01L2924/0105 , H01L2924/01079 , H01L2924/00 , H01L2224/05552
摘要: A semiconductor device includes a bump structure formed on a post-passivation interconnect (PPI) line and surrounded by a protection structure. The protection structure includes a polymer layer and at least one dielectric layer. The dielectric layer may be formed on the top surface of the polymer layer, underlying the polymer layer, inserted between the bump structure and the polymer layer, inserted between the PPI line and the polymer layer, covering the exterior sidewalls of the polymer layer, or combinations thereof.
摘要翻译: 半导体器件包括形成在钝化后互连(PPI)线上并由保护结构包围的凸块结构。 保护结构包括聚合物层和至少一个电介质层。 电介质层可以形成在聚合物层的顶表面上,该聚合物层的下面,插入凸起结构和聚合物层之间,插入在PPI线和聚合物层之间,覆盖聚合物层的外侧壁,或 其组合。
-
公开(公告)号:US08846499B2
公开(公告)日:2014-09-30
申请号:US12858211
申请日:2010-08-17
申请人: Ying-Ching Shih , Weng-Jin Wu , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
发明人: Ying-Ching Shih , Weng-Jin Wu , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
IPC分类号: H01L21/30
CPC分类号: G07F17/3213 , B32B17/10 , B32B37/1207 , B32B37/182 , B32B37/185 , B32B2457/14 , H01L21/6835 , H01L2221/68318 , H01L2221/68327 , H01L2221/6834 , H01L2221/68381
摘要: A composite carrier structure for manufacturing semiconductor devices is provided. The composite carrier structure utilizes multiple carrier substrates, e.g., glass or silicon substrates, coupled together by interposed adhesive layers. The composite carrier structure may be attached to a wafer or a die for, e.g., backside processing, such as thinning processes. In an embodiment, the composite carrier structure comprises a first carrier substrate having through-substrate vias formed therethrough. The first substrate is attached to a second substrate using an adhesive such that the adhesive may extend into the through-substrate vias.
摘要翻译: 提供了一种用于制造半导体器件的复合载体结构。 复合载体结构利用多个载体衬底,例如玻璃或硅衬底,通过插入的粘合剂层耦合在一起。 复合载体结构可以附接到晶片或模具,用于例如背面处理,例如变薄处理。 在一个实施例中,复合载体结构包括具有贯穿其中形成的贯通基板通孔的第一载体基板。 使用粘合剂将第一衬底附接到第二衬底,使得粘合剂可以延伸到贯穿衬底通孔中。
-
公开(公告)号:US08629568B2
公开(公告)日:2014-01-14
申请号:US12847802
申请日:2010-07-30
申请人: Yan-Fu Lin , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
发明人: Yan-Fu Lin , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
IPC分类号: H01L23/544 , H01L21/76
CPC分类号: H01L21/563 , H01L23/49838 , H01L23/544 , H01L24/11 , H01L24/81 , H01L2223/54413 , H01L2223/5442 , H01L2223/54426 , H01L2223/54473 , H01L2223/5448 , H01L2223/54486 , H01L2224/1132 , H01L2224/11334 , H01L2224/1145 , H01L2224/11462 , H01L2224/11849 , H01L2224/131 , H01L2224/13111 , H01L2224/13124 , H01L2224/13139 , H01L2224/13144 , H01L2224/13147 , H01L2224/13155 , H01L2224/73204 , H01L2224/8113 , H01L2224/81132 , H01L2224/81191 , H01L2224/81815 , H01L2924/0001 , H01L2924/01005 , H01L2924/01006 , H01L2924/01013 , H01L2924/01029 , H01L2924/01033 , H01L2924/01047 , H01L2924/0105 , H01L2924/01079 , H01L2924/01082 , H01L2924/014 , H01L2924/351 , H01L2924/00014 , H01L2224/13099 , H01L2924/00
摘要: A system and method for determining underfill expansion is provided. An embodiment comprises forming cover marks along a top surface of a substrate, attaching a semiconductor substrate to the top surface of the substrate, placing an underfill material between the semiconductor substrate and the substrate, and then using the cover marks to determine the expansion of the underfill over the top surface of the substrate. Additionally, cover marks may also be formed along a top surface of the semiconductor substrate, and the cover marks on both the substrate and the semiconductor substrate may be used together as alignment marks during the alignment of the substrate and the semiconductor substrate.
摘要翻译: 提供了一种用于确定底部填充膨胀的系统和方法。 一个实施例包括沿着衬底的顶表面形成覆盖标记,将半导体衬底附接到衬底的顶表面,将底部填充材料放置在半导体衬底和衬底之间,然后使用覆盖标记来确定 底部填充在基材的顶表面上。 此外,也可以沿着半导体衬底的顶表面形成覆盖标记,并且衬底和半导体衬底上的覆盖标记可以在衬底和半导体衬底的对准期间一起用作对准标记。
-
公开(公告)号:US20110316147A1
公开(公告)日:2011-12-29
申请号:US12823851
申请日:2010-06-25
申请人: Ying-Ching Shih , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
发明人: Ying-Ching Shih , Jing-Cheng Lin , Wen-Chih Chiou , Shin-Puu Jeng , Chen-Hua Yu
IPC分类号: H01L23/488
CPC分类号: H01L21/76885 , H01L21/486 , H01L21/56 , H01L23/13 , H01L23/147 , H01L23/3128 , H01L23/49816 , H01L23/49827 , H01L23/5389 , H01L24/94 , H01L24/97 , H01L25/0657 , H01L2224/04105 , H01L2224/11002 , H01L2224/12105 , H01L2224/13025 , H01L2224/14181 , H01L2224/16148 , H01L2224/16238 , H01L2224/2518 , H01L2224/32145 , H01L2224/32225 , H01L2224/73204 , H01L2224/73267 , H01L2224/92244 , H01L2224/94 , H01L2224/97 , H01L2225/06513 , H01L2225/06517 , H01L2225/06524 , H01L2225/06548 , H01L2924/01322 , H01L2924/14 , H01L2924/15153 , H01L2924/181 , H05K1/0306 , H05K1/185 , H05K3/4007 , H05K2203/016 , H05K2203/025 , H01L2224/83 , H01L2224/82 , H01L2224/16225 , H01L2924/00 , H01L2224/16145 , H01L2924/00012
摘要: A device includes an interposer, which includes a substrate; and at least one dielectric layer over the substrate. A plurality of through-substrate vias (TSVs) penetrate through the substrate. A first metal bump is in the at least one dielectric layer and electrically coupled to the plurality of TSVs. A second metal bump is over the at least one dielectric layer. A die is embedded in the at least one dielectric layer and bonded to the first metal bump.
摘要翻译: 一种装置包括:插入件,其包括基板; 以及衬底上的至少一个电介质层。 多个穿通基板通孔(TSV)穿透基板。 第一金属凸块在至少一个电介质层中并电耦合到多个TSV。 第二金属凸块在至少一个电介质层的上方。 模具嵌入在至少一个电介质层中并结合到第一金属凸块。
-
-
-
-
-
-
-
-
-