ISOLATED SEMICONDUCTOR LAYER STACKS FOR A SEMICONDUCTOR DEVICE

    公开(公告)号:US20210175130A1

    公开(公告)日:2021-06-10

    申请号:US17114826

    申请日:2020-12-08

    Applicant: IMEC vzw

    Abstract: In one aspect, a method of forming a semiconducting device can comprise forming, on a substrate surface, a stack comprising semiconductor material sheets and a bottom semiconductor nanosheet; forming a trench through the stack vertically down through the bottom semiconductor nanosheet, thereby separating the stack into two substacks; selectively removing the bottom semiconductor nanosheet, thereby forming a bottom space extending under the substacks; and filling the bottom space and the trench with a dielectric material to provide a bottom isolation and formation of a dielectric wall between the substacks.

    STACKED SEMICONDUCTOR DEVICE AND METHOD OF FABRICATING SAME

    公开(公告)号:US20200168606A1

    公开(公告)日:2020-05-28

    申请号:US16696935

    申请日:2019-11-26

    Applicant: IMEC vzw

    Abstract: The disclosed technology relates to a method of forming a stacked semiconductor device. One aspect includes fin structures formed by upper and lower channel layers which are separated by an intermediate layer. After preliminary fun cuts are formed in the fin structure, a sacrificial spacer is formed that covers end surfaces of an upper channel layer portion. Final fin cuts are formed in the fin structure where the lower channel layer is etched which defines a lower channel layer portion. Lower source/drain regions are formed on end surfaces of the lower channel layer portion. The sacrificial spacer shields the end surfaces of the upper channel layer portion allowing for selective deposition of material for the lower source/drain regions.

    NANOPORE FORMED THROUGH FIN BY SELF-ALIGNMENT

    公开(公告)号:US20190271660A1

    公开(公告)日:2019-09-05

    申请号:US16292139

    申请日:2019-03-04

    Applicant: IMEC vzw

    Abstract: The disclosed technology generally relates to a method of forming a nanoscale opening in a semiconductor structure, and more particularly to forming a nanoscale opening that can be used for sensing the presence of polymers, e.g., the individual bases of deoxyribonucleic acid (DNA) or ribonucleic acid (RNA). In one aspect, a method of forming a nanopore in a semiconductor fin includes providing a fin structure comprising a bottom layer and a top layer, pattering the top layer to form a pillar, and laterally embedding the pillar in a filler material. The method additionally includes forming an aperture in the filler material by removing the pillar, and forming the nanopore in the bottom layer by etching through the aperture. In another aspect, a semiconductor fin is fabricated using the method.

Patent Agency Ranking