METHODS AND STRUCTURE FOR CARRIER-LESS THIN WAFER HANDLING
    13.
    发明申请
    METHODS AND STRUCTURE FOR CARRIER-LESS THIN WAFER HANDLING 有权
    无载波干扰处理的方法和结构

    公开(公告)号:US20150255345A1

    公开(公告)日:2015-09-10

    申请号:US14722672

    申请日:2015-05-27

    Abstract: Methods of forming a microelectronic assembly and the resulting structures and devices are disclosed herein. In one embodiment, a method of forming a microelectronic assembly includes removing material exposed at portions of a surface of a substrate to form a processed substrate having a plurality of thinned portions separated by integral supporting portions of the processed substrate having a thickness greater than a thickness of the thinned portions, at least some of the thinned portions including a plurality of electrically conductive interconnects extending in a direction of the thicknesses of the thinned portions and exposed at the surface; and removing the supporting portions of the substrate to sever the substrate into a plurality of individual thinned portions, at least some individual thinned portions including the interconnects.

    Abstract translation: 本文公开了形成微电子组件的方法以及所得到的结构和装置。 在一个实施例中,形成微电子组件的方法包括去除在衬底的表面的部分处暴露的材料,以形成经处理的衬底,该衬底具有多个由处理衬底的整体支撑部分分离的薄化部分,该部分厚度大于厚度 减薄部分中的至少一些薄化部分包括在薄壁部分的厚度方向上延伸并在表面露出的多个导电互连件; 以及去除衬底的支撑部分以将衬底切割成多个单独的薄化部分,至少一些单独的变薄部分,包括互连。

    METHOD AND STRUCTURES FOR HEAT DISSIPATING INTERPOSERS
    16.
    发明申请
    METHOD AND STRUCTURES FOR HEAT DISSIPATING INTERPOSERS 有权
    热交换器的方法和结构

    公开(公告)号:US20140167267A1

    公开(公告)日:2014-06-19

    申请号:US13720346

    申请日:2012-12-19

    Abstract: A method for making an interconnect element includes depositing a thermally conductive layer on an in-process unit. The in-process unit includes a semiconductor material layer defining a surface and edges surrounding the surface, a plurality of conductive elements, each conductive element having a first portion extending through the semiconductor material layer and a second portion extending from the surface of the semiconductor material layer. Dielectric coatings extend over at least the second portion of each conductive element. The thermally conductive layer is deposited on the in-process unit at a thickness of at least 10 microns so as to overlie a portion of the surface of the semiconductor material layer between the second portions of the conductive elements with the dielectric coatings positioned between the conductive elements and the thermally conductive layer.

    Abstract translation: 制造互连元件的方法包括将热传导层沉积在处理单元上。 处理单元包括限定表面和围绕表面的边缘的半导体材料层,多个导电元件,每个导电元件具有延伸穿过半导体材料层的第一部分和从半导体材料的表面延伸的第二部分 层。 电介质涂层至少延伸到每个导电元件的第二部分。 导热层以至少10微米的厚度沉积在处理单元上,以覆盖在导电元件的第二部分之间的半导体材料层的表面的一部分,其中介电涂层位于导电 元件和导热层。

Patent Agency Ranking