Wafer Level Packaging Using Blade Molding
    16.
    发明申请
    Wafer Level Packaging Using Blade Molding 审中-公开
    使用刀片成型的晶圆级包装

    公开(公告)号:US20110316201A1

    公开(公告)日:2011-12-29

    申请号:US12822880

    申请日:2010-06-24

    Abstract: In accordance with an embodiment, a molding apparatus comprises a screen having a planar top surface; a recess in the screen and extending below the planar top surface; a blade capable of traversing the planar top surface; and a molding compound applicator. Another embodiment is a method for molding. The method comprises providing a substrate in a confined volume with an open top surface, applying molding compound in the confined volume, and traversing the open top surface with a blade thereby forming the molding compound to have a planar surface that is co-planar with the open top surface. The substrate has at least one semiconductor die adhered to the substrate.

    Abstract translation: 根据实施例,成型设备包括具有平坦顶表面的筛网; 屏幕中的凹槽并在平面顶表面下方延伸; 能够穿过平面顶表面的刀片; 和模塑料涂布器。 另一实施例是一种模制方法。 该方法包括在约束体积中提供具有敞开顶部表面的基底,在约束体积中施加模塑料,并用刀片横穿开放的顶部表面,从而形成模制化合物以具有与该平坦表面共面的平坦表面 开顶表面。 衬底具有至少一个半导体管芯粘附到衬底上。

    Ultra-Shallow Junctions using Atomic-Layer Doping
    18.
    发明申请
    Ultra-Shallow Junctions using Atomic-Layer Doping 有权
    使用原子层掺杂的超浅连接

    公开(公告)号:US20100065924A1

    公开(公告)日:2010-03-18

    申请号:US12211464

    申请日:2008-09-16

    Abstract: A semiconductor device and a method of manufacturing are provided. A substrate has a gate stack formed thereon. Ultra-shallow junctions are formed by depositing an atomic layer of a dopant and performing an anneal to diffuse the dopant into the substrate on opposing sides of the gate stack. The substrate may be recessed prior to forming the atomic layer and the recess may be filled by an epitaxial process. The depositing, annealing, and, if used, epitaxial growth may be repeated a plurality of times to achieve the desired junctions. Source/drain regions are also provided on opposing sides of the gate stack.

    Abstract translation: 提供半导体器件和制造方法。 基板上形成有栅叠层。 通过沉积掺杂剂的原子层并执行退火来形成超浅结,以将掺杂剂扩散到栅叠层的相对侧上的衬底中。 衬底可以在形成原子层之前被凹进,并且凹槽可以通过外延工艺填充。 可以重复沉积,退火和(如果使用)外延生长以实现所需的结。 源极/漏极区域也设置在栅极堆叠的相对侧上。

    Barrier structure for semiconductor devices
    19.
    发明授权
    Barrier structure for semiconductor devices 有权
    半导体器件的阻挡结构

    公开(公告)号:US07193327B2

    公开(公告)日:2007-03-20

    申请号:US11042396

    申请日:2005-01-25

    Abstract: An opening in a dielectric layer having a unique barrier layer structure is provided. In an embodiment, the opening is a via and a trench. The barrier layer, which may comprise one or more barrier layers, is formed such that the ratio of the thickness of the barrier layers along a sidewall approximately midway between the bottom of the trench and the top of the dielectric layer to the thickness of the barrier layers along the bottom of the trench is greater than about 0.55. In another embodiment, the ratio of the thickness of the barrier layers along a sidewall approximately midway between the bottom of the trench and the top of the dielectric layer to the thickness of the barrier layers along the bottom of the via is greater than about 1.0. An underlying conductive layer may be recessed.

    Abstract translation: 提供具有独特的阻挡层结构的电介质层中的开口。 在一个实施例中,开口是通孔和沟槽。 可以形成阻挡层,其可以包括一个或多个阻挡层,使得阻挡层的厚度在沟槽的底部和电介质层的顶部之间的大致中间的侧壁与屏障的厚度之比 沿着沟槽底部的层大于约0.55。 在另一个实施例中,沿着沟槽底部和电介质层的顶部之间大约中间的侧壁的阻挡层的厚度与通孔底部的阻挡层的厚度之比大于约1.0。 潜在的导电层可以凹入。

    Barrier structure for semiconductor devices
    20.
    发明申请
    Barrier structure for semiconductor devices 有权
    半导体器件的阻挡结构

    公开(公告)号:US20060163746A1

    公开(公告)日:2006-07-27

    申请号:US11042396

    申请日:2005-01-25

    Abstract: An opening in a dielectric layer having a unique barrier layer structure is provided. In an embodiment, the opening is a via and a trench. The barrier layer, which may comprise one or more barrier layers, is formed such that the ratio of the thickness of the barrier layers along a sidewall approximately midway between the bottom of the trench and the top of the dielectric layer to the thickness of the barrier layers along the bottom of the trench is greater than about 0.55. In another embodiment, the ratio of the thickness of the barrier layers along a sidewall approximately midway between the bottom of the trench and the top of the dielectric layer to the thickness of the barrier layers along the bottom of the via is greater than about 1.0. An underlying conductive layer may be recessed.

    Abstract translation: 提供具有独特的阻挡层结构的电介质层中的开口。 在一个实施例中,开口是通孔和沟槽。 可以形成阻挡层,其可以包括一个或多个阻挡层,使得阻挡层的厚度在沟槽的底部和电介质层的顶部之间的大致中间的侧壁与屏障的厚度之比 沿着沟槽底部的层大于约0.55。 在另一个实施例中,沿着沟槽底部和电介质层的顶部之间大约中间的侧壁的阻挡层的厚度与通孔底部的阻挡层的厚度之比大于约1.0。 潜在的导电层可以凹入。

Patent Agency Ranking