Semiconductor test pad structures
    9.
    发明授权
    Semiconductor test pad structures 有权
    半导体测试板结构

    公开(公告)号:US08450126B2

    公开(公告)日:2013-05-28

    申请号:US13197003

    申请日:2011-08-03

    IPC分类号: H01L21/66 G01R31/26

    摘要: A semiconductor test pad interconnect structure with integrated die-separation protective barriers. The interconnect structure includes a plurality of stacked metal layers each having an electrically conductive test pad separated from other test pads by a dielectric material layer. In one embodiment, at least one metallic via bar is embedded into the interconnect structure and electrically interconnects each of the test pads in the metal layers together. The via bar extends substantially along an entire first side defined by each test pad in some embodiments. In other embodiments, a pair of opposing via bars may be provided that are arranged on opposite sides of a die singulation saw cut line defined in a scribe band on a semiconductor wafer.

    摘要翻译: 具有集成的模具隔离保护屏障的半导体测试焊盘互连结构。 互连结构包括多个堆叠的金属层,每个层具有通过介电材料层与其它测试焊盘分离的导电测试焊盘。 在一个实施例中,至少一个金属通孔条被嵌入到互连结构中,并将金属层中的每个测试焊盘电连接在一起。 在一些实施例中,通孔棒基本上沿着由每个测试垫限定的整个第一侧面延伸。 在其他实施例中,可以提供一对相对的通孔条,其布置在限定在半导体晶片上的划线带中的模切单切锯切线的相对侧上。

    Scribe line metal structure
    10.
    发明授权
    Scribe line metal structure 有权
    划线金属结构

    公开(公告)号:US08368180B2

    公开(公告)日:2013-02-05

    申请号:US12619464

    申请日:2009-11-16

    IPC分类号: H01L23/544

    CPC分类号: H01L21/78

    摘要: A system and method for preventing defaults during singulation is presented. An embodiment comprises a dummy metal structure located in the scribe region. The dummy metal structure comprises a series of alternating dummy lines that are connected through dummy vias. The dummy lines are offset from dummy lines in adjacent metal layers. Additionally, the dummy lines and dummy vias in the upper layers of the scribe line may be formed with larger dimensions than the dummy lines and dummy vias located in the lower layers.

    摘要翻译: 提出了一种在分割过程中防止违约的系统和方法。 一个实施例包括位于划线区域中的虚拟金属结构。 虚拟金属结构包括通过虚拟通孔连接的一系列交替虚拟线。 伪线与相邻金属层中的虚拟线偏移。 此外,划线的上层中的虚拟线和虚拟通路可以形成为具有比位于下层中的虚拟线和虚拟通孔更大的尺寸。