-
公开(公告)号:US09601460B2
公开(公告)日:2017-03-21
申请号:US14618413
申请日:2015-02-10
Applicant: XINTEC INC.
Inventor: Yen-Shih Ho , Tsang-Yu Liu , Chia-Sheng Lin , Chia-Ming Cheng , Shu-Ming Chang , Tzu-Wen Tseng
IPC: H01L23/06 , H01L23/00 , H01L23/31 , H01L29/06 , H01L23/525
CPC classification number: H01L24/94 , H01L23/3114 , H01L23/3178 , H01L23/525 , H01L24/03 , H01L24/05 , H01L24/06 , H01L29/0657 , H01L2224/0224 , H01L2224/02245 , H01L2224/02255 , H01L2224/0226 , H01L2224/02375 , H01L2224/02379 , H01L2224/0345 , H01L2224/03462 , H01L2224/03464 , H01L2224/0401 , H01L2224/04042 , H01L2224/05548 , H01L2224/05571 , H01L2224/05611 , H01L2224/05624 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/05669 , H01L2224/06165 , H01L2224/10135 , H01L2224/10145 , H01L2224/94 , H01L2924/3512 , H01L2224/03 , H01L2924/00014 , H01L2924/00012 , H01L2924/0665
Abstract: A chip package including a semiconductor substrate is provided. A recess is in the semiconductor substrate and adjoins a side edge of the semiconductor substrate, wherein the semiconductor substrate has at least one spacer protruding from the bottom of the recess. A conducting layer is disposed on the semiconductor substrate and extends into the recess.
-
公开(公告)号:US09437478B2
公开(公告)日:2016-09-06
申请号:US14339360
申请日:2014-07-23
Applicant: XINTEC INC.
Inventor: Yen-Shih Ho , Tsang-Yu Liu , Shu-Ming Chang , Yu-Lung Huang , Chao-Yen Lin , Wei-Luen Suen , Chien-Hui Chen , Ho-Yin Yiu
IPC: H01L21/768 , H01L23/31 , H01L21/56 , G06K9/00 , H01L23/00 , H01L23/525 , H01L23/532
CPC classification number: H01L21/76802 , G06K9/00053 , H01L21/561 , H01L21/76877 , H01L23/3121 , H01L23/3135 , H01L23/3192 , H01L23/525 , H01L23/5329 , H01L24/05 , H01L24/06 , H01L24/32 , H01L24/45 , H01L24/48 , H01L24/73 , H01L2224/02166 , H01L2224/02381 , H01L2224/024 , H01L2224/04042 , H01L2224/05548 , H01L2224/05554 , H01L2224/05558 , H01L2224/05567 , H01L2224/05572 , H01L2224/05611 , H01L2224/05624 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/05669 , H01L2224/05687 , H01L2224/0569 , H01L2224/06135 , H01L2224/32145 , H01L2224/32225 , H01L2224/45144 , H01L2224/48091 , H01L2224/48145 , H01L2224/48227 , H01L2224/48611 , H01L2224/48624 , H01L2224/48644 , H01L2224/48647 , H01L2224/48655 , H01L2224/48669 , H01L2224/48687 , H01L2224/4869 , H01L2224/73265 , H01L2224/8592 , H01L2224/94 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10253 , H01L2924/12041 , H01L2924/14 , H01L2924/1461 , H01L2924/181 , H01L2224/03 , H01L2924/00 , H01L2924/00012 , H01L2224/05552
Abstract: A chip package including a chip is provided. The chip includes a sensing region or device region adjacent to an upper surface of the chip. A sensing array is located in the sensing region or device region and includes a plurality of sensing units. A plurality of first openings is located in the chip and correspondingly exposes the sensing units. A plurality of conductive extending portions is disposed in the first openings and is electrically connected to the sensing units, wherein the conductive extending portions extend from the first openings onto the upper surface of the chip. A method for forming the chip package is also provided.
Abstract translation: 提供了包括芯片的芯片封装。 芯片包括与芯片的上表面相邻的感测区域或器件区域。 感测阵列位于感测区域或设备区域中并且包括多个感测单元。 多个第一开口位于芯片中并且相应地暴露感测单元。 多个导电延伸部分设置在第一开口中并且电连接到感测单元,其中导电延伸部分从第一开口延伸到芯片的上表面上。 还提供了一种用于形成芯片封装的方法。
-
公开(公告)号:US09355975B2
公开(公告)日:2016-05-31
申请号:US14339355
申请日:2014-07-23
Applicant: XINTEC INC.
Inventor: Yen-Shih Ho , Tsang-Yu Liu , Shu-Ming Chang , Yu-Lung Huang , Chao-Yen Lin , Wei-Luen Suen , Chien-Hui Chen , Chi-Chang Liao
IPC: H01L23/00 , H01L21/78 , H01L21/768 , H01L23/31 , H01L21/56 , H01L29/06 , H01L23/525 , H01L23/532 , H01L25/065
CPC classification number: H01L24/05 , H01L21/561 , H01L21/76838 , H01L21/78 , H01L23/3121 , H01L23/3192 , H01L23/525 , H01L23/5329 , H01L24/16 , H01L24/32 , H01L24/45 , H01L24/48 , H01L24/73 , H01L25/0657 , H01L29/0657 , H01L2224/02381 , H01L2224/024 , H01L2224/0401 , H01L2224/04042 , H01L2224/05548 , H01L2224/05558 , H01L2224/05567 , H01L2224/05572 , H01L2224/05611 , H01L2224/05624 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/05669 , H01L2224/05687 , H01L2224/0569 , H01L2224/16225 , H01L2224/32145 , H01L2224/32225 , H01L2224/45144 , H01L2224/48091 , H01L2224/48145 , H01L2224/48227 , H01L2224/48611 , H01L2224/48624 , H01L2224/48644 , H01L2224/48647 , H01L2224/48655 , H01L2224/48669 , H01L2224/48687 , H01L2224/4869 , H01L2224/73203 , H01L2224/73265 , H01L2224/94 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10253 , H01L2924/10523 , H01L2924/12041 , H01L2924/14 , H01L2924/1461 , H01L2924/3701 , H01L2224/03 , H01L2924/00 , H01L2224/05552 , H01L2924/00012
Abstract: A chip package including a chip having an upper surface, a lower surface and a sidewall is provided. The chip includes a signal pad region adjacent to the upper surface. A first recess extends from the upper surface toward the lower surface along the sidewall. At least one second recess extends from a first bottom of the first recess toward the lower surface. The first and second recesses further laterally extend along a side of the upper surface, and a length of the first recess extending along the side is greater than that of the second recess extending along the side. A redistribution layer is electrically connected to the signal pad region and extends into the second recess. A method for forming the chip package is also provided.
Abstract translation: 提供了包括具有上表面,下表面和侧壁的芯片的芯片封装。 芯片包括与上表面相邻的信号焊盘区域。 第一凹部沿着侧壁从上表面向下表面延伸。 至少一个第二凹部从第一凹部的第一底部向下表面延伸。 第一和第二凹部沿着上表面的侧面进一步横向延伸,并且沿着侧面延伸的第一凹部的长度大于沿着侧面延伸的第二凹部的长度。 再分配层电连接到信号焊盘区域并延伸到第二凹槽中。 还提供了一种用于形成芯片封装的方法。
-
44.
公开(公告)号:US09287417B2
公开(公告)日:2016-03-15
申请号:US14157379
申请日:2014-01-16
Applicant: XINTEC INC.
Inventor: Wei-Luen Suen , Shu-Ming Chang , Yu-Lung Huang , Yen-Shih Ho , Tsang-Yu Liu
IPC: H01L23/58 , H01L31/02 , H01L23/31 , H01L23/48 , H01L21/768 , H01L21/78 , H01L23/00 , H01L21/683 , H01L23/525
CPC classification number: H01L31/02005 , H01L21/6836 , H01L21/76898 , H01L21/78 , H01L23/3114 , H01L23/3171 , H01L23/481 , H01L23/525 , H01L24/02 , H01L24/11 , H01L24/13 , H01L24/92 , H01L24/94 , H01L2221/68304 , H01L2221/68327 , H01L2221/6834 , H01L2221/68368 , H01L2221/68372 , H01L2221/68381 , H01L2224/02313 , H01L2224/02371 , H01L2224/02372 , H01L2224/0239 , H01L2224/0401 , H01L2224/11002 , H01L2224/11472 , H01L2224/1148 , H01L2224/13022 , H01L2224/13024 , H01L2224/131 , H01L2224/13111 , H01L2224/92 , H01L2224/94 , H01L2924/3511 , H01L2924/014 , H01L2924/01013 , H01L2924/01029 , H01L2924/01028 , H01L2924/00014 , H01L2224/0231 , H01L2224/11
Abstract: Disclosed herein is a semiconductor chip package, which includes a semiconductor chip, a plurality of vias, an isolation layer, a redistribution layer, and a packaging layer. The vias extend from the lower surface to the upper surface of the semiconductor chip. The vias include at least one first via and at least one second via. The isolation layer also extends from the lower surface to the upper surface of the semiconductor chip, and part of the isolation layer is disposed in the vias. The sidewall of the first via is totally covered by the isolation layer while the sidewall of the second via is partially covered by the isolation layer. The redistribution layer is disposed below the isolation layer and fills the plurality of vias, and the packaging layer is disposed below the isolation layer.
Abstract translation: 这里公开了一种半导体芯片封装,其包括半导体芯片,多个通孔,隔离层,再分配层和封装层。 通孔从半导体芯片的下表面延伸到上表面。 通孔包括至少一个第一通孔和至少一个第二通孔。 隔离层也从半导体芯片的下表面延伸到上表面,并且隔离层的一部分设置在通孔中。 第一通孔的侧壁完全被隔离层覆盖,而第二通孔的侧壁被隔离层部分地覆盖。 再分配层设置在隔离层下方并填充多个通孔,并且包装层设置在隔离层下方。
-
公开(公告)号:US09275958B2
公开(公告)日:2016-03-01
申请号:US14207224
申请日:2014-03-12
Applicant: XINTEC INC.
Inventor: Yi-Min Lin , Yi-Ming Chang , Shu-Ming Chang , Yen-Shih Ho , Tsang-Yu Liu , Chia-Ming Cheng
IPC: H01L27/146 , H01L23/552 , H01L21/48 , H01L21/78 , H01L29/06 , H01L23/00 , H01L25/065
CPC classification number: H01L23/552 , H01L21/4814 , H01L21/78 , H01L23/544 , H01L24/02 , H01L24/03 , H01L24/05 , H01L24/45 , H01L24/48 , H01L24/85 , H01L24/92 , H01L25/0657 , H01L29/0657 , H01L2223/5446 , H01L2224/02313 , H01L2224/0235 , H01L2224/02371 , H01L2224/0239 , H01L2224/03614 , H01L2224/04042 , H01L2224/04105 , H01L2224/05548 , H01L2224/05571 , H01L2224/451 , H01L2224/48225 , H01L2224/48227 , H01L2224/4847 , H01L2224/92 , H01L2924/00014 , H01L2924/10155 , H01L2924/10156 , H01L2924/10157 , H01L2924/13091 , H01L2924/1461 , H01L2924/00 , H01L2924/01029 , H01L2924/01079 , H01L2924/01078 , H01L2924/01028 , H01L2924/0105 , H01L2924/01013 , H01L2924/01047 , H01L2924/01022 , H01L2924/01074 , H01L2924/00012 , H01L2224/85 , H01L2924/014 , H01L2224/85399 , H01L2224/05599
Abstract: An embodiment of the invention provides a chip package which includes: a semiconductor substrate having a first surface and a second surface; a first recess extending from the first surface towards the second surface; a second recess extending from a bottom of the first recess towards the second surface, wherein a sidewall and the bottom of the first recess and a second sidewall and a second bottom of the second recess together form an exterior side surface of the semiconductor substrate; a wire layer disposed over the first surface and extending into the first recess and/or the second recess; an insulating layer positioned between the wire layer and the semiconductor substrate; and a metal light shielding layer disposed over the first surface and having at least one hole, wherein a shape of the at least one hole is a quadrangle.
Abstract translation: 本发明的实施例提供一种芯片封装,其包括:具有第一表面和第二表面的半导体衬底; 从所述第一表面延伸到所述第二表面的第一凹部; 从所述第一凹部的底部朝向所述第二表面延伸的第二凹部,其中所述第一凹部的侧壁和所述底部以及所述第二凹部的第二侧壁和第二底部一起形成所述半导体衬底的外侧表面; 布置在所述第一表面上并延伸到所述第一凹部和/或所述第二凹部中的导线层; 位于所述导线层和所述半导体基板之间的绝缘层; 以及设置在所述第一表面上并且具有至少一个孔的金属遮光层,其中所述至少一个孔的形状是四边形。
-
公开(公告)号:US09093450B2
公开(公告)日:2015-07-28
申请号:US14077877
申请日:2013-11-12
Applicant: XINTEC INC.
Inventor: Baw-Ching Perng , Ying-Nan Wen , Shu-Ming Chang
IPC: H01L21/50 , H01L25/00 , B81C1/00 , H01L21/683 , H01L23/00
CPC classification number: H01L25/50 , B81B2207/012 , B81B2207/07 , B81B2207/098 , B81C1/0023 , B81C2203/0109 , B81C2203/0792 , H01L21/6835 , H01L24/94 , H01L2224/32145 , H01L2224/48091 , H01L2224/48145 , H01L2224/48227 , H01L2924/01006 , H01L2924/01013 , H01L2924/01021 , H01L2924/01029 , H01L2924/01033 , H01L2924/01079 , H01L2924/01082 , H01L2924/014 , H01L2924/09701 , H01L2924/14 , H01L2924/1433 , H01L2924/1461 , H01L2924/15311 , H01L2924/16235 , H01L2924/00014 , H01L2924/00 , H01L2924/00012
Abstract: A chip package includes a substrate having an upper and a lower surface and including: at least a first contact pad; a non-optical sensor chip disposed overlying the upper surface, wherein the non-optical sensor chip includes at least a second contact pad and has a first length; a protective cap disposed overlying the non-optical sensor chip, wherein the protective cap has a second length, an extending direction of the second length is substantially parallel to that of the first length, and the second length is shorter than the first length; an IC chip disposed overlying the protective cap, wherein the IC chip includes at least a third contact pad and has a third length, and an extending direction of the third length is substantially parallel to that of the first length; and bonding wires forming electrical connections between the substrate, the non-optical sensor chip, and the IC chip.
Abstract translation: 芯片封装包括具有上表面和下表面的衬底,并且包括:至少第一接触焊盘; 设置在上表面上的非光学传感器芯片,其中所述非光学传感器芯片至少包括第二接触焊盘并具有第一长度; 设置在所述非光学传感器芯片上的保护盖,其中所述保护盖具有第二长度,所述第二长度的延伸方向基本上平行于所述第一长度的延伸方向,并且所述第二长度短于所述第一长度; 设置在所述保护盖上的IC芯片,其中所述IC芯片包括至少第三接触焊盘并具有第三长度,并且所述第三长度的延伸方向基本上与所述第一长度的延伸方向平行; 以及在基板,非光学传感器芯片和IC芯片之间形成电连接的接合线。
-
公开(公告)号:US09006896B2
公开(公告)日:2015-04-14
申请号:US13887917
申请日:2013-05-06
Applicant: Xintec Inc.
Inventor: Yu-Lung Huang , Tsang-Yu Liu , Shu-Ming Chang
IPC: H01L23/48 , H01L23/498 , H01L21/78 , B81B7/00 , H01L21/768 , H01L21/683 , H01L23/00
CPC classification number: H01L23/49811 , B81B7/007 , B81B2207/092 , B81B2207/095 , H01L21/6836 , H01L21/76898 , H01L21/78 , H01L24/03 , H01L24/05 , H01L24/11 , H01L24/13 , H01L2221/68327 , H01L2221/6834 , H01L2221/68372 , H01L2224/02372 , H01L2224/0401 , H01L2224/05548 , H01L2224/05567 , H01L2224/13022 , H01L2224/13024 , H01L2224/13099 , H01L2224/94 , H01L2924/00014 , H01L2924/13091 , H01L2924/1461 , H01L2224/11 , H01L2224/03 , H01L2924/00 , H01L2224/05552
Abstract: An embodiment of the invention provides a chip package which includes: a semiconductor substrate having a first surface and a second surface; a device region formed in the semiconductor substrate; a dielectric layer disposed on the first surface of the semiconductor substrate; a conducting pad structure located in the dielectric layer and electrically connected to the device region, wherein the conducting pad structure comprises a stacked structure of a plurality of conducting pad layers; a support layer disposed on a top surface of the conducting pad structure; and a protection layer disposed on the second surface of the semiconductor substrate.
Abstract translation: 本发明的实施例提供一种芯片封装,其包括:具有第一表面和第二表面的半导体衬底; 形成在所述半导体衬底中的器件区域; 设置在所述半导体衬底的第一表面上的电介质层; 导电焊盘结构,其位于所述电介质层中并电连接到所述器件区域,其中所述导电焊盘结构包括多个导电焊盘层的堆叠结构; 支撑层,设置在所述导电焊盘结构的顶表面上; 以及设置在半导体衬底的第二表面上的保护层。
-
公开(公告)号:US08860217B1
公开(公告)日:2014-10-14
申请号:US14298436
申请日:2014-06-06
Applicant: Xintec Inc.
Inventor: Wei-Ming Chen , Shu-Ming Chang
IPC: H01L23/48 , H01L23/498 , H01L23/538 , H01L23/00
CPC classification number: H01L23/49811 , H01L23/3128 , H01L23/481 , H01L23/49816 , H01L23/5389 , H01L24/19 , H01L24/20 , H01L24/29 , H01L24/82 , H01L24/97 , H01L2224/04105 , H01L2224/12105 , H01L2224/20 , H01L2224/211 , H01L2224/24246 , H01L2224/29339 , H01L2224/32225 , H01L2224/32245 , H01L2224/73204 , H01L2224/73267 , H01L2224/82 , H01L2224/97 , H01L2924/01013 , H01L2924/01029 , H01L2924/01033 , H01L2924/01047 , H01L2924/01078 , H01L2924/014 , H01L2924/14 , H01L2924/1461 , H01L2924/15311 , H01L2924/00 , H01L2224/83
Abstract: A chip package is disclosed. The package includes a carrier substrate, at least two semiconductor chips, a fill material layer, a protective layer, and a plurality of conductive bumps. The carrier substrate includes a grounding region. The semiconductor chips are disposed overlying the grounding region of the carrier substrate. Each semiconductor chip includes at least one signal pad and includes at least one grounding pad electrically connected to the grounding region. The fill material layer is formed overlying the carrier substrate and covers the semiconductor chips. The protective layer covers the fill material layer. The plurality of conductive bumps is disposed overlying the protective layer and is electrically connected to the semiconductor chips. A fabrication method of the chip package is also disclosed.
Abstract translation: 公开了一种芯片封装。 封装包括载体衬底,至少两个半导体芯片,填充材料层,保护层和多个导电凸块。 载体基板包括接地区域。 半导体芯片设置在载体基板的接地区域上。 每个半导体芯片包括至少一个信号焊盘,并且包括电连接到接地区域的至少一个接地焊盘。 填充材料层形成在载体衬底上并覆盖半导体芯片。 保护层覆盖填充层。 多个导电凸块设置在保护层的上方并与半导体芯片电连接。 还公开了芯片封装的制造方法。
-
公开(公告)号:US08778798B1
公开(公告)日:2014-07-15
申请号:US14207247
申请日:2014-03-12
Applicant: Xintec Inc.
Inventor: Shu-Ming Chang , Bai-Yao Lou , Ying-Nan Wen , Chien-Hung Liu
IPC: H01L21/44
CPC classification number: H01L21/50 , H01L23/481 , H01L24/03 , H01L24/05 , H01L24/11 , H01L24/13 , H01L24/32 , H01L24/81 , H01L24/92 , H01L24/93 , H01L24/94 , H01L33/62 , H01L2224/02311 , H01L2224/02313 , H01L2224/02331 , H01L2224/02371 , H01L2224/0239 , H01L2224/024 , H01L2224/0346 , H01L2224/0347 , H01L2224/03825 , H01L2224/039 , H01L2224/0391 , H01L2224/0401 , H01L2224/05548 , H01L2224/05569 , H01L2224/056 , H01L2224/1146 , H01L2224/1147 , H01L2224/11825 , H01L2224/119 , H01L2224/1191 , H01L2224/13021 , H01L2224/13024 , H01L2224/131 , H01L2224/136 , H01L2224/16225 , H01L2224/32052 , H01L2224/32225 , H01L2224/32245 , H01L2224/81191 , H01L2224/81192 , H01L2224/92142 , H01L2224/92143 , H01L2224/93 , H01L2224/94 , H01L2924/0001 , H01L2924/00014 , H01L2924/0002 , H01L2924/01006 , H01L2924/01024 , H01L2924/01029 , H01L2924/01033 , H01L2924/01074 , H01L2924/01079 , H01L2924/014 , H01L2924/12041 , H01L2924/14 , H01L2924/1461 , H01L2224/0231 , H01L2224/11 , H01L2224/1182 , H01L2224/03 , H01L2224/0382 , H01L2224/81 , H01L2224/83 , H01L2224/13099 , H01L2924/00 , H01L2224/05552
Abstract: An electronic device package is disclosed. The package includes at least one semiconductor chip having a first surface and a second surface opposite thereto, in which at least one redistribution layer is disposed on the first surface of the semiconductor chip and is electrically connected to at least one conductive pad structure. At least one abut portion is disposed on the redistribution layer and electrically contacting thereto. A passivation layer covers the first surface of the semiconductor chip and surrounds the abut portion. A substrate is attached onto the second surface of the semiconductor chip. A fabrication method of the electronic device package is also disclosed.
-
公开(公告)号:US08772932B2
公开(公告)日:2014-07-08
申请号:US13673672
申请日:2012-11-09
Applicant: Xintec Inc.
Inventor: Wei-Ming Chen , Shu-Ming Chang
IPC: H01L23/48
CPC classification number: H01L23/49811 , H01L23/3128 , H01L23/481 , H01L23/49816 , H01L23/5389 , H01L24/19 , H01L24/20 , H01L24/29 , H01L24/82 , H01L24/97 , H01L2224/04105 , H01L2224/12105 , H01L2224/20 , H01L2224/211 , H01L2224/24246 , H01L2224/29339 , H01L2224/32225 , H01L2224/32245 , H01L2224/73204 , H01L2224/73267 , H01L2224/82 , H01L2224/97 , H01L2924/01013 , H01L2924/01029 , H01L2924/01033 , H01L2924/01047 , H01L2924/01078 , H01L2924/014 , H01L2924/14 , H01L2924/1461 , H01L2924/15311 , H01L2924/00 , H01L2224/83
Abstract: A chip package is disclosed. The package includes a carrier substrate, at least two semiconductor chips, a fill material layer, a protective layer, and a plurality of conductive bumps. The carrier substrate includes a grounding region. The semiconductor chips are disposed overlying the grounding region of the carrier substrate. Each semiconductor chip includes at least one signal pad and includes at least one grounding pad electrically connected to the grounding region. The fill material layer is formed overlying the carrier substrate and covers the semiconductor chips. The protective layer covers the fill material layer. The plurality of conductive bumps is disposed overlying the protective layer and is electrically connected to the semiconductor chips. A fabrication method of the chip package is also disclosed.
-
-
-
-
-
-
-
-
-