Method of forming a capacitive element
    2.
    发明授权
    Method of forming a capacitive element 失效
    形成电容元件的方法

    公开(公告)号:US06625857B2

    公开(公告)日:2003-09-30

    申请号:US09773998

    申请日:2001-02-01

    IPC分类号: H01G700

    摘要: A method of forming a capacitive element for a circuit board or chip carrier having improved capacitance is provided. The element is formed from a pair of conductive sheets having a dielectric component laminated therebetween. The dielectric component is formed of two or more dielectric sheets, at least one of which can be partially cured followed by being fully cured. The lamination takes place by laminating a partially cured sheet to at least one other sheet of dielectric material and one of the conductive sheets. The total thickness of the two sheets of the dielectric component does not exceed about 4 rolls and preferably does not exceed about 3 mils; thus, the single dielectric sheet does not exceed about 2 mils and preferably does not exceed about 1.5 mils in thickness.

    摘要翻译: 提供一种形成用于具有改善的电容的电路板或芯片载体的电容元件的方法。 元件由一对导电片形成,其间具有介质成分。 电介质部件由两个或更多个电介质片材形成,其中至少一个电介质片材可部分固化,然后完全固化。 通过将部分固化的片材层压到至少一种其它电介质材料片和导电片材之一中来进行层压。 两片电介质组件的总厚度不超过约4卷,优选不超过约3密耳; 因此,单个电介质片材的厚度不超过约2密耳,优选不超过约1.5密耳。

    Printed circuit board capacitor structure and method
    3.
    发明授权
    Printed circuit board capacitor structure and method 失效
    印刷电路板电容器结构及方法

    公开(公告)号:US06574090B2

    公开(公告)日:2003-06-03

    申请号:US09822591

    申请日:2001-03-30

    IPC分类号: H01G420

    摘要: A capacitive element for a circuit board or chip carrier having improved capacitance and method of manufacturing the same is provided. The structure is formed from a pair of conductive sheets having a dielectric component laminated therebetween. The dielectric component is formed of two or more dielectric sheets, at least one of which can be partially cured or softened followed by being fully cured or hardened. The lamination takes place by laminating a partially cured or softened sheet to at least one other sheet of dielectric material and one of the sheets of conductive material. The total thickness of the two sheets of the dielectric component does not exceed about 4 mils and preferably does not exceed about 3 mils; thus, the single dielectric sheet does not exceed about 2 mils and preferably does not exceed about 1.5 mils in thickness. The use of two or more sheets of dielectric material makes it very unlikely that two or more defects in the sheets of dielectric material will align, thus greatly reducing the probability of a defect causing a failure in test or field use.

    摘要翻译: 提供了一种用于具有改进电容的电路板或芯片载体的电容元件及其制造方法。 该结构由一对导电片形成,其间具有介质成分。 电介质部件由两个或更多个电介质片形成,其中至少一个可部分固化或软化,然后完全固化或硬化。 通过将部分固化或软化的片材层压到至少一种其它电介质材料片和导电材料片之一中来进行层压。 两片电介质组件的总厚度不超过约4密耳,优选不超过约3密耳; 因此,单个电介质片材的厚度不超过约2密耳,优选不超过约1.5密耳。 使用两层或更多层电介质材料使电介质材料片中的两个或多个缺陷非常不可能对齐,从而大大降低了导致测试或现场使用失败的缺陷的可能性。

    Structure for preventing adhesive bleed onto surfaces
    4.
    发明授权
    Structure for preventing adhesive bleed onto surfaces 失效
    用于防止粘合剂渗透到表面上的结构

    公开(公告)号:US06252307B1

    公开(公告)日:2001-06-26

    申请号:US09537959

    申请日:2000-03-28

    IPC分类号: H01L2100

    摘要: A method and structure is provided for preventing wetting or bleed of an adhesive, such as an epoxy, onto noble metal wire bond pads on the surface of a dielectric substrate when attaching an I/C chip to the substrate. The method includes treating the wire bond pads with a chemical composition which prevents bleeding onto the surfaces of the wire bond pads by a component of the epoxy. The chemical composition is a chemical which will provide “Self-Assembled Monolayers” (SAMs) on the surface of the gold. These compositions are characterized by a molecule having at least one group, such as a mercaptan or disulfide, connected to a hydrocarbon moiety, such as a (CH2)x chain. The affinity of the thiol or sulfur-containing portion of the molecule chemically bonding with the noble metal provides a relatively strong attachment of the molecule to the metal surface. The hydrocarbon segment presents a surface on the noble metal that has the characteristics of the hydrocarbon portion of the molecule which has a low surface tension, and, thus, prevents wetting of the noble metal by an epoxy adhesive component. The SAMs, once they provide protection from the bleed of the die attach adhesives, self desorb during the wire bonding or soldering temperatures.

    摘要翻译: 提供了一种方法和结构,用于当将I / C芯片附着到基板上时,防止粘合剂(例如环氧树脂)在电介质基板的表面上的贵金属线接合焊盘上的润湿或渗出。 该方法包括用化学成分处理引线接合焊盘,该化学组合物防止由环氧树脂的部件渗透到引线接合焊盘的表面上。 化学成分是一种在金表面提供“自组装单层”(SAM)的化学成分。 这些组合物的特征在于具有连接到烃部分如(CH 2)x链的至少一个基团的硫醇或二硫化物的分子。 与贵金属化学键合的分子的硫醇或含硫部分的亲和性提供了分子与金属表面相对较强的附着。 烃段在贵金属上呈现具有低分子表面张力的分子的特征的表面,并且因此防止了环氧粘合剂组分对贵金属的润湿。一旦它们提供 防止裸片的泄漏附着粘合剂,在引线接合或焊接温度期间自身解吸。

    Method for producing conductor interconnect with dendrites
    6.
    发明授权
    Method for producing conductor interconnect with dendrites 失效
    用枝晶生产导体互连的方法

    公开(公告)号:US06427323B2

    公开(公告)日:2002-08-06

    申请号:US09859690

    申请日:2001-05-17

    IPC分类号: H05K336

    摘要: A method is provided for connecting two conductive layers in an electronic circuit package comprising the steps of forming dendrites on selected regions of a first conductive layer, forming dendrites on selected regions of a second conductive layer, applying an epoxy adhesive material over the first conductive layer, and compressively attaching the second conductive layer to the first conductive layer such that the dendrites on the first conductive layer contact the dendrites on the second conductive layer. Also claimed is an electronic circuit package incorporating the dendrites used for electrical interconnection manufactured in accordance with the present invention. An alternative embodiment of the invention utilizes an intermediate surface metal with dendrites in place of a “through via.”

    摘要翻译: 提供了一种用于连接电子电路封装中的两个导电层的方法,包括以下步骤:在第一导电层的选定区域上形成枝晶,在第二导电层的选定区域上形成枝晶,在第一导电层上施加环氧粘合剂材料 并且将第二导电层压缩附接到第一导电层,使得第一导电层上的枝晶与第二导电层上的枝晶接触。 还要求保护的是包括用于根据本发明制造的电互连的树突的电子电路封装。 本发明的替代实施例利用具有树突的中间表面金属代替“通孔”。

    Process for manufacturing a multi-layer circuit board
    9.
    发明授权
    Process for manufacturing a multi-layer circuit board 失效
    制造多层电路板的工艺

    公开(公告)号:US06391210B2

    公开(公告)日:2002-05-21

    申请号:US09901848

    申请日:2001-07-09

    IPC分类号: H01B1300

    摘要: A circuit board having a structure including a permanent photoimageable dielectric material suitable for fabrication of vias both by laser ablation, plasma ablation, or mechanical drilling techniques and by photoimaging techniques. A process is also disclosed for the manufacture of a multi-level circuit on a substrate having a first-level circuitry pattern on at least one side. The process comprises applying a permanent photoimageable dielectric over the first-level circuitry pattern; exposing the permanent photoimageable dielectric to radiation; laminating a conductive metal layer to the dielectric; making holes in the conductive metal layer and dielectric by mechanical drilling or by laser or plasma ablation; and making a second-level circuitry pattern and filling the holes with a conductive material to electrically connect the first and second layers of circuitry. A further process is claimed for designing a multi-level circuit board product comprising making a prototype having the above structure in which the holes are manufactured by mechanical drilling or by laser or plasma ablation, evaluating the prototype, and then manufacturing a commercial circuit board having essentially the same structure and materials of construction as the prototype, but wherein the holes are manufactured by photoimaging techniques.

    摘要翻译: 一种电路板,其结构包括适用于通过激光烧蚀,等离子体消融或机械钻孔技术制造通孔的永久可光成像介电材料,以及通过光成像技术。 还公开了一种用于在至少一侧具有第一级电路图案的衬底上制造多电平电路的工艺。 该过程包括在第一级电路图案上施加永久可光成像电介质; 将永久可光成像电介质暴露于辐射; 将导电金属层层叠到电介质上; 通过机械钻孔或通过激光或等离子体消融在导电金属层和电介质中形成孔; 以及制作二级电路图案,并用导电材料填充所述孔,以电连接所述第一和第二层电路。 要求设计多级电路板产品的另一方法包括制造具有上述结构的原型,其中通过机械钻孔或通过激光或等离子体烧蚀制造孔,评估原型,然后制造商业电路板,其具有 基本上与原型相同的结构和结构材料,但是其中孔通过光成像技术制造。