CHIP PACKAGE AND FABRICATION METHOD THEREOF
    1.
    发明申请
    CHIP PACKAGE AND FABRICATION METHOD THEREOF 审中-公开
    芯片包装及其制造方法

    公开(公告)号:US20160229687A1

    公开(公告)日:2016-08-11

    申请号:US15008371

    申请日:2016-01-27

    Applicant: XINTEC INC.

    CPC classification number: B81C1/00293 B81B7/02 B81B2201/0235 B81B2201/0242

    Abstract: A chip package included a chip, a first though hole, a laser stop structure, a first isolation layer, a second though hole and a conductive layer. The first though hole is extended from the second surface to the first surface of the chip to expose a conductive pad, and the laser stop structure is disposed on the conductive pad exposed by the first through hole, which an upper surface of the laser stop structure is above the second surface. The first isolation layer covers the second surface and the laser stop structure, and the first isolation layer has a third surface opposite to the second surface. The second though hole is extended from the third surface to the second surface to expose the laser stop structure, and a conductive layer is on the third surface and extended into the second though hole to contact the laser stop structure.

    Abstract translation: 芯片封装包括芯片,第一通孔,激光停止结构,第一隔离层,第二通孔和导电层。 第一通孔从芯片的第二表面延伸到第一表面以暴露导电焊盘,并且激光停止结构设置在由第一通孔暴露的导电焊盘上,激光停止结构的上表面 在第二个表面之上。 第一隔离层覆盖第二表面和激光停止结构,第一隔离层具有与第二表面相对的第三表面。 第二通孔从第三表面延伸到第二表面以暴露激光停止结构,并且导电层在第三表面上并延伸到第二通孔中以接触激光停止结构。

    CHIP PACKAGE AND FABRICATION METHOD THEREOF
    5.
    发明申请
    CHIP PACKAGE AND FABRICATION METHOD THEREOF 有权
    芯片包装及其制造方法

    公开(公告)号:US20160322305A1

    公开(公告)日:2016-11-03

    申请号:US15139276

    申请日:2016-04-26

    Applicant: XINTEC INC.

    Abstract: A chip package includes a chip, a laser stop layer, a first though hole, an isolation layer, a second though hole and a conductive layer. The laser stop layer is disposed above a first surface of the chip, and the first though hole is extended from a second surface to the first surface of the chip to expose the laser stop layer. The isolation layer is below the second surface and in the first through hole, and the isolation layer has a third surface opposite to the second surface. The second though hole is extended from the third surface to the first surface, and the second though hole is through the first through hole to expose the laser stop layer. The conductive layer is disposed below the third surface and extended into the second though hole to contact the laser stop layer.

    Abstract translation: 芯片封装包括芯片,激光停止层,第一通孔,隔离层,第二通孔和导电层。 激光停止层设置在芯片的第一表面之上,并且第一通孔从芯片的第二表面延伸到第一表面以暴露激光停止层。 隔离层位于第二表面下方,在第一通孔中,隔离层具有与第二表面相对的第三表面。 第二通孔从第三表面延伸到第一表面,第二通孔穿过第一通孔以暴露激光停止层。 导电层设置在第三表面下方并延伸到第二通孔中以接触激光停止层。

    SENSING CHIP PACKAGE AND A MANUFACTURING METHOD THEREOF
    7.
    发明申请
    SENSING CHIP PACKAGE AND A MANUFACTURING METHOD THEREOF 审中-公开
    感应芯片包装及其制造方法

    公开(公告)号:US20170047455A1

    公开(公告)日:2017-02-16

    申请号:US15231590

    申请日:2016-08-08

    Applicant: XINTEC INC.

    Abstract: This present invention provides a novel sensing chip package and a manufacturing method thereof, and in particular provides a proximity sensing chip package and a manufacturing thereof, which is characterized by forming a light blocking layer surrounding the light emitting device of the sensor to block the lateral light emitted by the light emitting device to reduce the interference of the lateral light and enhance the sensitivity of the light sensing device.

    Abstract translation: 本发明提供了一种新颖的感测芯片封装及其制造方法,并且特别地提供了一种接近感测芯片封装及其制造方法,其特征在于形成围绕传感器的发光器件的遮光层以阻挡侧面 由发光器件发射的光以减少横向光的干扰并增强光感测装置的灵敏度。

    CHIP PACKAGE AND METHOD FOR FORMING THE SAME
    8.
    发明申请
    CHIP PACKAGE AND METHOD FOR FORMING THE SAME 有权
    芯片包装及其形成方法

    公开(公告)号:US20160372445A1

    公开(公告)日:2016-12-22

    申请号:US15164660

    申请日:2016-05-25

    Applicant: XINTEC INC.

    Abstract: A chip package is provided. The chip package includes a substrate having conductive pads therein and adjacent to a first surface thereof. Chips are attached on a second surface opposite to the first surface of the substrate, and an encapsulation layer covers the chips. First redistribution layers are disposed between the second surface of the substrate and the encapsulation layer, and second redistribution layers are disposed on the encapsulation layer. First conductive structures and second conductive structures are disposed in the encapsulation layer. Each of first and second conductive structures respectively includes at least one bonding ball. The first conductive structures are configured to connect first and second redistribution layers, and the second conductive structures are configured to connect the second redistribution layers and the chip. A method of forming the chip package is also provided.

    Abstract translation: 提供芯片封装。 芯片封装包括其中具有导电焊盘并且与其第一表面相邻的衬底。 芯片附着在与基板的第一表面相对的第二表面上,并且封装层覆盖芯片。 第一再分配层设置在衬底的第二表面和封装层之间,第二再分布层设置在封装层上。 第一导电结构和第二导电结构设置在封装层中。 第一和第二导电结构中的每一个分别包括至少一个结合球。 第一导电结构被配置为连接第一和第二再分配层,并且第二导电结构被配置为连接第二再分布层和芯片。 还提供了一种形成芯片封装的方法。

Patent Agency Ranking