-
公开(公告)号:US09825002B2
公开(公告)日:2017-11-21
申请号:US15208985
申请日:2016-07-13
申请人: Invensas Corporation
发明人: Rajesh Katkar , Reynaldo Co , Scott McGrath , Ashok S. Prabhu , Sangil Lee , Liang Wang , Hong Shen
IPC分类号: H01L21/56 , H01L25/065 , H01L25/00 , H01L23/00
CPC分类号: H01L25/0652 , H01L24/19 , H01L24/96 , H01L24/97 , H01L25/50 , H01L2224/02335 , H01L2224/04105 , H01L2224/12105 , H01L2224/32145 , H01L2224/32225 , H01L2224/73267 , H01L2224/83005 , H01L2224/9222 , H01L2225/06506 , H01L2225/06555 , H01L2225/06582 , H01L2225/06589 , H01L2225/06596 , H01L2924/10252 , H01L2924/10253 , H01L2924/1032 , H01L2924/10329 , H01L2924/1037 , H01L2924/1436 , H01L2924/1438 , H01L2924/18162 , H01L2924/19107 , H01L2224/19
摘要: A microelectronic assembly includes a stack of semiconductor chips each having a front surface defining a respective plane of a plurality of planes. A chip terminal may extend from a contact at a front surface of each chip in a direction towards the edge surface of the respective chip. The chip stack is mounted to substrate at an angle such that edge surfaces of the chips face a major surface of the substrate that defines a second plane that is transverse to, i.e., not parallel to the plurality of parallel planes. An electrically conductive material electrically connects the chip terminals with corresponding substrate contacts.
-
公开(公告)号:US20170317019A1
公开(公告)日:2017-11-02
申请号:US15651826
申请日:2017-07-17
申请人: INVENSAS CORPORATION
IPC分类号: H01L23/498 , H01L23/10 , H01L23/13 , H01L23/31 , H01L23/538 , H01L23/00 , H01L25/065 , H01L21/48 , H01L21/56 , H01L25/16
CPC分类号: H01L23/49827 , H01L21/486 , H01L21/56 , H01L23/10 , H01L23/13 , H01L23/147 , H01L23/3107 , H01L23/3121 , H01L23/3128 , H01L23/49816 , H01L23/49838 , H01L23/5384 , H01L23/5389 , H01L24/97 , H01L25/0652 , H01L25/0655 , H01L25/162 , H01L2224/16227 , H01L2224/16235 , H01L2224/32225 , H01L2224/73204 , H01L2224/73253 , H01L2224/81815 , H01L2224/92125 , H01L2224/92225 , H01L2224/97 , H01L2924/15153 , H01L2924/15311 , H01L2924/157 , H01L2924/15788 , H01L2924/16195 , H01L2924/167 , H01L2924/16788 , H01L2924/181 , H01L2224/81 , H01L2224/83
摘要: An integrated circuit (IC) package includes a first substrate having a backside surface and a top surface with a cavity disposed therein. The cavity has a floor defining a front side surface. A plurality of first electroconductive contacts are disposed on the front side surface, and a plurality of second electroconductive contacts are disposed on the back side surface. A plurality of first electroconductive elements penetrate through the first substrate and couple selected ones of the first and second electroconductive contacts to each other. A first die containing an IC is electroconductively coupled to corresponding ones of the first electroconductive contacts. A second substrate has a bottom surface that is sealingly attached to the top surface of the first substrate, and a dielectric material is disposed in the cavity so as to encapsulate the first die.
-
公开(公告)号:US20170256519A1
公开(公告)日:2017-09-07
申请号:US15600050
申请日:2017-05-19
申请人: Invensas Corporation
IPC分类号: H01L25/065 , H01L23/36
CPC分类号: H01L25/0657 , G06F1/18 , H01L21/563 , H01L23/3128 , H01L23/36 , H01L23/3672 , H01L23/481 , H01L23/49816 , H01L23/49838 , H01L23/50 , H01L23/525 , H01L23/5385 , H01L24/24 , H01L24/73 , H01L25/0655 , H01L25/105 , H01L2224/16145 , H01L2224/16225 , H01L2224/24145 , H01L2224/32145 , H01L2224/32225 , H01L2224/48145 , H01L2224/48227 , H01L2224/48465 , H01L2224/48471 , H01L2224/73204 , H01L2224/73253 , H01L2224/73265 , H01L2225/06506 , H01L2225/0651 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2225/06551 , H01L2225/06562 , H01L2225/06589 , H01L2924/00 , H01L2924/00012 , H01L2924/01322 , H01L2924/15311 , H01L2924/18161 , H01L2924/3011 , H05K1/0243 , H05K1/181 , H05K2201/10159 , H05K2201/10545 , H05K2201/10734 , Y02P70/611
摘要: A microelectronic assembly (300) or system (1500) includes at least one microelectronic package (100) having a microelectronic element (130) mounted face up above a first surface (108) of a substrate (102), one or more columns (138, 140) of contacts (132) extending in a first direction (142) along the microelectronic element front face. Columns (104A, 105B, 107A, 107B) of terminals (105 107) exposed at a second surface (110) of the substrate extend in the first direction. First terminals (105) exposed at surface (110) in a central region (112) thereof having width (152) not more than three and one-half times a minimum pitch (150) of the columns of terminals can be configured to carry address information usable to determine an addressable memory location. An axial plane of the microelectronic element can intersect the central region.
-
公开(公告)号:US09741649B2
公开(公告)日:2017-08-22
申请号:US14586580
申请日:2014-12-30
申请人: Invensas Corporation
IPC分类号: H01L23/00 , H01L23/498 , H01L25/16 , H01L23/31 , H01L21/48 , H01L21/56 , H01L23/538 , H01L25/065 , H01L23/10 , H01L23/13
CPC分类号: H01L23/49827 , H01L21/486 , H01L21/56 , H01L23/10 , H01L23/13 , H01L23/147 , H01L23/3107 , H01L23/3121 , H01L23/3128 , H01L23/49816 , H01L23/49838 , H01L23/5384 , H01L23/5389 , H01L24/97 , H01L25/0652 , H01L25/0655 , H01L25/162 , H01L2224/16227 , H01L2224/16235 , H01L2224/32225 , H01L2224/73204 , H01L2224/73253 , H01L2224/81815 , H01L2224/92125 , H01L2224/92225 , H01L2224/97 , H01L2924/15153 , H01L2924/15311 , H01L2924/157 , H01L2924/15788 , H01L2924/16195 , H01L2924/167 , H01L2924/16788 , H01L2924/181 , H01L2224/81 , H01L2224/83
摘要: An integrated circuit (IC) package includes a first substrate having a backside surface and a top surface with a cavity disposed therein. The cavity has a floor defining a front side surface. A plurality of first electroconductive contacts are disposed on the front side surface, and a plurality of second electroconductive contacts are disposed on the back side surface. A plurality of first electroconductive elements penetrate through the first substrate and couple selected ones of the first and second electroconductive contacts to each other. A first die containing an IC is electroconductively coupled to corresponding ones of the first electroconductive contacts. A second substrate has a bottom surface that is sealingly attached to the top surface of the first substrate, and a dielectric material is disposed in the cavity so as to encapsulate the first die.
-
公开(公告)号:US09741620B2
公开(公告)日:2017-08-22
申请号:US14749529
申请日:2015-06-24
申请人: Invensas Corporation
发明人: Cyprian Emeka Uzoh , Guilian Gao , Liang Wang , Hong Shen , Arkalgud R. Sitaram
IPC分类号: H01L21/00 , H01L21/70 , H01L21/82 , H01L21/56 , H01L23/00 , H01L21/48 , H01L23/538 , H01L23/31
CPC分类号: H01L21/82 , H01L21/486 , H01L21/561 , H01L23/3128 , H01L23/5389 , H01L23/562 , H01L24/96 , H01L24/97 , H01L24/98 , H01L2224/04105 , H01L2924/15311 , H01L2924/15313 , H01L2924/157 , H01L2924/15788 , H01L2924/3511 , H01L2924/3512
摘要: A device and method of forming the device that includes cavities formed in a substrate of a substrate device, the substrate device also including conductive vias formed in the substrate. Chip devices, wafers, and other substrate devices can be mounted to the substrate device. Encapsulation layers and materials may be formed over the substrate device in order to fill the cavities.
-
公开(公告)号:US09691693B2
公开(公告)日:2017-06-27
申请号:US14096387
申请日:2013-12-04
申请人: Invensas Corporation
发明人: Andrew Cao , Michael Newman
IPC分类号: H01L23/498 , H01L21/48 , H01L25/065 , H01L25/16 , H01L23/14 , H01L23/13 , H01L23/00
CPC分类号: H01L21/4853 , H01L21/486 , H01L23/13 , H01L23/147 , H01L23/49811 , H01L23/49816 , H01L23/49827 , H01L23/562 , H01L24/02 , H01L24/05 , H01L24/13 , H01L24/16 , H01L24/17 , H01L24/48 , H01L25/0657 , H01L25/16 , H01L2224/0231 , H01L2224/0237 , H01L2224/02372 , H01L2224/0401 , H01L2224/05569 , H01L2224/05624 , H01L2224/05647 , H01L2224/05655 , H01L2224/05664 , H01L2224/13024 , H01L2224/131 , H01L2224/13109 , H01L2224/13111 , H01L2224/16145 , H01L2224/16225 , H01L2224/16227 , H01L2224/17181 , H01L2224/48145 , H01L2224/48227 , H01L2224/73257 , H01L2224/81424 , H01L2224/81447 , H01L2224/81455 , H01L2224/81464 , H01L2924/00014 , H01L2924/12042 , H01L2924/00 , H01L2924/014 , H01L2224/45099 , H01L2924/00012
摘要: A component, e.g., interposer has first and second opposite sides, conductive elements at the first side and terminals at the second side. The terminals can connect with another component, for example. A first element at the first side can comprise a first material having a thermal expansion coefficient less than 10 ppm/° C., and a second element at the second side can comprise a plurality of insulated structures separated from one another by at least one gap. Conductive structure extends through at least one insulated structure and is electrically coupled with the terminals and the conductive elements. The at least one gap can reduce mechanical stress in connections between the terminals and another component.
-
公开(公告)号:US09691679B2
公开(公告)日:2017-06-27
申请号:US15159287
申请日:2016-05-19
申请人: Invensas Corporation
发明人: Reynaldo Co , Laura Mirkarimi
IPC分类号: H01L23/31 , H01L23/49 , H01L23/495 , H01L23/498 , H01L21/48 , H01L25/10 , H01L25/065 , H01L23/00
CPC分类号: H01L23/3128 , H01L21/4853 , H01L23/3121 , H01L23/49517 , H01L23/49811 , H01L24/03 , H01L24/06 , H01L24/16 , H01L24/45 , H01L24/48 , H01L24/49 , H01L24/73 , H01L24/78 , H01L24/81 , H01L24/85 , H01L25/0657 , H01L25/105 , H01L2224/0401 , H01L2224/04042 , H01L2224/131 , H01L2224/16145 , H01L2224/16225 , H01L2224/16227 , H01L2224/32225 , H01L2224/32245 , H01L2224/45124 , H01L2224/45144 , H01L2224/45147 , H01L2224/45155 , H01L2224/48091 , H01L2224/48145 , H01L2224/48227 , H01L2224/4824 , H01L2224/48247 , H01L2224/49171 , H01L2224/73204 , H01L2224/73215 , H01L2224/73265 , H01L2224/78301 , H01L2224/81801 , H01L2225/06506 , H01L2225/0651 , H01L2225/06513 , H01L2225/06517 , H01L2225/06562 , H01L2225/06565 , H01L2225/06568 , H01L2225/1023 , H01L2225/1041 , H01L2225/1052 , H01L2225/1058 , H01L2924/00014 , H01L2924/12042 , H01L2924/15311 , H01L2924/181 , H01L2924/1815 , H01L2924/19107 , H01L2924/00012 , H01L2224/32145 , H01L2924/00 , H01L2924/014 , H01L2224/05599
摘要: A microelectronic assembly (10) includes a substrate (12) having a first and second opposed surfaces. A microelectronic element (22) overlies the first surface and first electrically conductive elements (28) can be exposed at at least one of the first surface or second surfaces. Some of the first conductive elements (28) are electrically connected to the microelectronic element (22). Wire bonds (32) have bases (34) joined to the conductive elements (28) and end surfaces (38) remote from the substrate and the bases, each wire bond defining an edge surface (37) extending between the base and the end surface. An encapsulation layer (42) can extend from the first surface and fill spaces between the wire bonds, such that the wire bonds can be separated by the encapsulation layer. Unencapsulated portions of the wire bonds (32) are defined by at least portions of the end surfaces (38) of the wire bonds that are uncovered by the encapsulation layer (42).
-
公开(公告)号:US09679876B2
公开(公告)日:2017-06-13
申请号:US15168789
申请日:2016-05-31
申请人: Invensas Corporation
IPC分类号: H01L25/065 , H01L23/498 , H01L23/31 , H01L25/10 , H05K1/18 , G06F1/18 , H01L23/00 , H01L23/367 , H01L23/538 , H01L23/36 , H01L23/48 , H01L23/525 , H01L21/56 , H01L23/50 , H05K1/02
CPC分类号: H01L25/0657 , G06F1/18 , H01L21/563 , H01L23/3128 , H01L23/36 , H01L23/3672 , H01L23/481 , H01L23/49816 , H01L23/49838 , H01L23/50 , H01L23/525 , H01L23/5385 , H01L24/24 , H01L24/73 , H01L25/0655 , H01L25/105 , H01L2224/16145 , H01L2224/16225 , H01L2224/24145 , H01L2224/32145 , H01L2224/32225 , H01L2224/48145 , H01L2224/48227 , H01L2224/48465 , H01L2224/48471 , H01L2224/73204 , H01L2224/73253 , H01L2224/73265 , H01L2225/06506 , H01L2225/0651 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2225/06551 , H01L2225/06562 , H01L2225/06589 , H01L2924/00 , H01L2924/00012 , H01L2924/01322 , H01L2924/15311 , H01L2924/18161 , H01L2924/3011 , H05K1/0243 , H05K1/181 , H05K2201/10159 , H05K2201/10545 , H05K2201/10734 , Y02P70/611
摘要: A microelectronic assembly (300) or system (1500) includes at least one microelectronic package (100) having a microelectronic element (130) mounted face up above a first surface (108) of a substrate (102), one or more columns (138, 140) of contacts (132) extending in a first direction (142) along the microelectronic element front face. Columns (104A, 105B, 107A, 107B) of terminals (105 107) exposed at a second surface (110) of the substrate extend in the first direction. First terminals (105) exposed at surface (110) in a central region (112) thereof having width (152) not more than three and one-half times a minimum pitch (150) of the columns of terminals can be configured to carry address information usable to determine an addressable memory location. An axial plane of the microelectronic element can intersect the central region.
-
公开(公告)号:US09666559B2
公开(公告)日:2017-05-30
申请号:US14809036
申请日:2015-07-24
申请人: Invensas Corporation
发明人: Liang Wang , Rajesh Katkar , Hong Shen
IPC分类号: H01L21/44 , H01L25/065 , H01L23/498 , H01L23/00 , H01L23/367 , H01L25/18 , B81B7/00 , H01L23/538 , H01L21/56 , H01L25/00 , H01L23/48 , H01L21/768 , B81C1/00 , H01L23/31 , H01L25/10
CPC分类号: H01L24/09 , B81B7/008 , B81B2207/07 , B81C1/0023 , H01L21/565 , H01L21/76877 , H01L23/3107 , H01L23/3157 , H01L23/34 , H01L23/367 , H01L23/481 , H01L23/49838 , H01L23/5389 , H01L24/06 , H01L24/17 , H01L24/19 , H01L24/20 , H01L24/33 , H01L24/48 , H01L24/49 , H01L24/89 , H01L24/96 , H01L25/0652 , H01L25/0655 , H01L25/0657 , H01L25/10 , H01L25/105 , H01L25/18 , H01L25/50 , H01L2224/0401 , H01L2224/04042 , H01L2224/04105 , H01L2224/06181 , H01L2224/08225 , H01L2224/09181 , H01L2224/12105 , H01L2224/16145 , H01L2224/33517 , H01L2224/48135 , H01L2224/48137 , H01L2224/48227 , H01L2224/73204 , H01L2224/73207 , H01L2224/73209 , H01L2224/73253 , H01L2224/73257 , H01L2224/73265 , H01L2224/80001 , H01L2224/81005 , H01L2224/92124 , H01L2224/92133 , H01L2225/06506 , H01L2225/0651 , H01L2225/06513 , H01L2225/06517 , H01L2225/06527 , H01L2225/06548 , H01L2225/06589 , H01L2924/00014 , H01L2924/01029 , H01L2924/014 , H01L2924/07802 , H01L2924/14 , H01L2924/1461 , H01L2924/1511 , H01L2924/15153 , H01L2924/15192 , H01L2924/18161 , H01L2924/18162 , H01L2924/3511 , H01L2224/45099 , H01L2224/45015 , H01L2924/207 , H01L2224/32225 , H01L2924/00012 , H01L2224/05599 , H01L2224/85399
摘要: In a multi-chip module (MCM), a “super” chip (110N) is attached to multiple “plain” chips (110F; “super” and “plain” chips can be any chips). The super chip is positioned above the wiring board (WB) but below at least some of plain chips (110F). The plain chips overlap the super chip. Further, the plain chips' low speed IOs can be connected to the WB by long direct connections such as bond wires (e.g. BVAs) or solder stacks; such connections can be placed side by side with the super chip. Such connections can be long, so the super chip is not required to be thin. Also, if through-substrate vias (TSVs) are omitted, the manufacturing yield is high and the manufacturing cost is low. Other structures are provided that combine the short and long direct connections to obtain desired physical and electrical properties.
-
公开(公告)号:US20170099474A1
公开(公告)日:2017-04-06
申请号:US15280661
申请日:2016-09-29
申请人: Invensas Corporation
发明人: Hong Shen , Liang Wang , Guilian Gao , Arkalgud R. Sitaram
IPC分类号: H04N9/43 , H04N9/097 , H04N9/04 , G06T1/20 , H04N5/374 , H01L31/0232 , G02B27/10 , H01L27/146 , H01L31/0304 , H01L31/028 , H01L31/0296 , H01L31/032 , H04N5/33 , H04N9/76
CPC分类号: H04N9/43 , G02B27/1013 , G06T1/20 , H01L27/1462 , H01L27/14634 , H01L27/14645 , H01L27/1465 , H01L27/14685 , H01L27/1469 , H01L31/02322 , H01L31/028 , H01L31/0296 , H01L31/0304 , H01L31/032 , H04N5/332 , H04N5/374 , H04N9/045 , H04N9/097 , H04N9/76
摘要: HD color video using monochromatic CMOS image sensors integrated in a 3D package is provided. An example 3DIC package for color video includes a beam splitter to partition received light of an image stream into multiple light outputs. Multiple monochromatic CMOS image sensors are each coupled to one of the multiple light outputs to sense a monochromatic image stream at a respective component wavelength of the received light. Each monochromatic CMOS image sensor is specially constructed, doped, controlled, and tuned to its respective wavelength of light. A parallel processing integrator or interposer chip heterogeneously combines the respective monochromatic image streams into a full-spectrum color video stream, including parallel processing of an infrared or ultraviolet stream. The parallel processing of the monochromatic image streams provides reconstruction to HD or 4K HD color video at low light levels. Parallel processing to one interposer chip also enhances speed, spatial resolution, sensitivity, low light performance, and color reconstruction.
-
-
-
-
-
-
-
-
-