-
公开(公告)号:US20100084718A1
公开(公告)日:2010-04-08
申请号:US12354558
申请日:2009-01-15
申请人: Chung-Shi LIU , Hsiang-Yi WANG , Cheng-Tung LIN , Chen-Hua YU
发明人: Chung-Shi LIU , Hsiang-Yi WANG , Cheng-Tung LIN , Chen-Hua YU
IPC分类号: H01L29/78 , H01L21/283 , H01L21/336
CPC分类号: H01L21/28088 , H01L21/265 , H01L21/823835 , H01L21/823842 , H01L29/4966 , H01L29/51 , H01L29/78
摘要: The present disclosure provides a method of fabricating a semiconductor device that includes forming a high-k dielectric over a substrate, forming a first metal layer over the high-k dielectric, forming a second metal layer over the first metal layer, forming a first silicon layer over the second metal layer, implanting a plurality of ions into the first silicon layer and the second metal layer overlying a first region of the substrate, forming a second silicon layer over the first silicon layer, patterning a first gate structure over the first region and a second gate structure over a second region, performing an annealing process that causes the second metal layer to react with the first silicon layer to form a silicide layer in the first and second gate structures, respectively, and driving the ions toward an interface of the first metal layer and the high-k dielectric in the first gate structure.
摘要翻译: 本公开提供一种制造半导体器件的方法,其包括在衬底上形成高k电介质,在高k电介质上形成第一金属层,在第一金属层上形成第二金属层,形成第一硅 在所述第二金属层上方,将多个离子注入到所述第一硅层中,并且所述第二金属层覆盖在所述基板的第一区域上,在所述第一硅层上形成第二硅层,在所述第一区上形成第一栅极结构 以及在第二区域上的第二栅极结构,执行使所述第二金属层与所述第一硅层反应以在所述第一和第二栅极结构中分别形成硅化物层的退火处理,并将所述离子驱动到 第一栅极结构中的第一金属层和高k电介质。
-
公开(公告)号:US20130307144A1
公开(公告)日:2013-11-21
申请号:US13544746
申请日:2012-07-09
申请人: Chen-Hua YU , Da-Yuan SHIH , Chih-Hang TUNG
发明人: Chen-Hua YU , Da-Yuan SHIH , Chih-Hang TUNG
CPC分类号: H01L23/48 , H01L23/3185 , H01L23/3192 , H01L23/488 , H01L23/52 , H01L24/05 , H01L24/13 , H01L24/16 , H01L24/29 , H01L24/32 , H01L24/73 , H01L24/81 , H01L25/0657 , H01L2224/0401 , H01L2224/05124 , H01L2224/05147 , H01L2224/05572 , H01L2224/05582 , H01L2224/05583 , H01L2224/05611 , H01L2224/05618 , H01L2224/05639 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/05664 , H01L2224/05666 , H01L2224/05669 , H01L2224/05676 , H01L2224/05681 , H01L2224/1134 , H01L2224/1146 , H01L2224/11466 , H01L2224/11823 , H01L2224/11825 , H01L2224/1184 , H01L2224/13005 , H01L2224/13019 , H01L2224/13147 , H01L2224/13562 , H01L2224/13582 , H01L2224/13611 , H01L2224/13618 , H01L2224/13639 , H01L2224/13644 , H01L2224/13647 , H01L2224/13655 , H01L2224/13664 , H01L2224/13669 , H01L2224/13673 , H01L2224/13676 , H01L2224/29011 , H01L2224/29035 , H01L2224/2919 , H01L2224/73103 , H01L2224/73203 , H01L2224/81193 , H01L2224/81205 , H01L2224/8183 , H01L2224/81895 , H01L2224/83191 , H01L2224/83193 , H01L2224/94 , H01L2924/00014 , H01L2924/1305 , H01L2924/1306 , H01L2924/13091 , H01L2924/014 , H01L2924/01029 , H01L2924/206 , H01L2224/81 , H01L2924/0665 , H01L2924/00012 , H01L2924/00 , H01L2224/05552
摘要: A three dimensional (3D) chip stack includes a first chip bonded to a second chip. The first chip includes a first bump structure overlying the first substrate, and the second chip includes a second bump structure overlying the second substrate. The first bump structure is attached to the second bump structure, and a joining region is formed between the first bump structure and the second bump structure. The joining region is a solderless region which includes a noble metal.
摘要翻译: 三维(3D)芯片堆叠包括结合到第二芯片的第一芯片。 第一芯片包括覆盖第一基板的第一凸块结构,并且第二芯片包括覆盖第二基板的第二凸块结构。 第一凸块结构附接到第二凸块结构,并且在第一凸块结构和第二凸块结构之间形成接合区域。 接合区域是包括贵金属的无焊区域。
-
公开(公告)号:US20130270700A1
公开(公告)日:2013-10-17
申请号:US13526073
申请日:2012-06-18
申请人: Chen-Hua YU , Mirng-Ji LII , Chung-Shi LIU , Meng-Tse CHEN , Wei-Hung LIN , Ming-Da CHENG
发明人: Chen-Hua YU , Mirng-Ji LII , Chung-Shi LIU , Meng-Tse CHEN , Wei-Hung LIN , Ming-Da CHENG
IPC分类号: H01L23/498 , H01L21/78
CPC分类号: H01L24/05 , B23K35/001 , B23K35/0222 , B23K35/22 , B23K35/262 , B23K35/3613 , H01L21/561 , H01L23/3135 , H01L23/3178 , H01L23/498 , H01L23/49816 , H01L24/08 , H01L24/13 , H01L24/14 , H01L24/16 , H01L24/17 , H01L24/81 , H01L24/94 , H01L24/97 , H01L25/03 , H01L25/0652 , H01L25/105 , H01L25/50 , H01L2224/0401 , H01L2224/05022 , H01L2224/05124 , H01L2224/05139 , H01L2224/05144 , H01L2224/05147 , H01L2224/05155 , H01L2224/05166 , H01L2224/05184 , H01L2224/05572 , H01L2224/05611 , H01L2224/06181 , H01L2224/08113 , H01L2224/1184 , H01L2224/13005 , H01L2224/13014 , H01L2224/13022 , H01L2224/13023 , H01L2224/13026 , H01L2224/13124 , H01L2224/13139 , H01L2224/13144 , H01L2224/13147 , H01L2224/13155 , H01L2224/13184 , H01L2224/1355 , H01L2224/13561 , H01L2224/1357 , H01L2224/13582 , H01L2224/136 , H01L2224/13666 , H01L2224/1412 , H01L2224/14181 , H01L2224/16104 , H01L2224/16145 , H01L2224/16225 , H01L2224/16227 , H01L2224/1703 , H01L2224/17051 , H01L2224/48091 , H01L2224/48227 , H01L2224/81815 , H01L2224/94 , H01L2224/97 , H01L2225/0651 , H01L2225/06513 , H01L2225/06541 , H01L2225/06565 , H01L2225/06568 , H01L2225/1023 , H01L2225/1058 , H01L2924/00014 , H01L2924/014 , H01L2924/12042 , H01L2924/1305 , H01L2924/1306 , H01L2924/13091 , H01L2924/15311 , H01L2924/181 , H01L2924/381 , H01L2924/3841 , H01L2924/00 , H01L2224/81 , H01L2924/01047 , H01L2924/01029 , H01L2924/01083 , H01L2924/013 , H01L2924/206 , H01L2224/05552 , H01L2924/00012
摘要: The described embodiments of mechanisms of forming a package on package (PoP) structure involve bonding with connectors with non-solder metal balls to a packaging substrate. The non-solder metal balls may include a solder coating layer. The connectors with non-solder metal balls can maintain substantially the shape of the connectors and control the height of the bonding structures between upper and lower packages. The connectors with non-solder metal balls are also less likely to result in bridging between connectors or disconnection (or cold joint) of bonded connectors. As a result, the pitch of the connectors with non-solder metal balls can be kept small.
摘要翻译: 形成封装封装(PoP)结构的机构的所述实施例包括将具有非焊料金属球的连接器与包装衬底结合。 非焊接金属球可以包括焊料涂层。 具有非焊接金属球的连接器可以基本保持连接器的形状并控制上部和下部封装之间的结合结构的高度。 具有非焊接金属球的连接器也不太可能导致连接器之间的桥接或接合连接器的断开(或冷接头)。 结果,可以将具有非焊接金属球的连接器的间距保持较小。
-
公开(公告)号:US20130134582A1
公开(公告)日:2013-05-30
申请号:US13427753
申请日:2012-03-22
申请人: Chen-Hua YU , Jing-Cheng LIN
发明人: Chen-Hua YU , Jing-Cheng LIN
CPC分类号: H01L24/17 , H01L23/49811 , H01L23/49816 , H01L23/49827 , H01L23/49838 , H01L24/13 , H01L24/14 , H01L24/16 , H01L24/81 , H01L25/0655 , H01L25/18 , H01L25/50 , H01L2224/0401 , H01L2224/13083 , H01L2224/13111 , H01L2224/13113 , H01L2224/13116 , H01L2224/13124 , H01L2224/13139 , H01L2224/13144 , H01L2224/13147 , H01L2224/13155 , H01L2224/13166 , H01L2224/13181 , H01L2224/13564 , H01L2224/1412 , H01L2224/14177 , H01L2224/14181 , H01L2224/14505 , H01L2224/16145 , H01L2224/16238 , H01L2224/81193 , H01L2224/81815 , H01L2924/01028 , H01L2924/01029 , H01L2924/04941 , H01L2924/04953 , H01L2924/381
摘要: The mechanisms for forming a multi-chip package described enable chips with different bump sizes being packaged to a common substrate. A chip with larger bumps can be bonded with two or more smaller bumps on a substrate. Conversely, two or more small bumps on a chip may be bonded with a large bump on a substrate. By allowing bumps with different sizes to be bonded together, chips with different bump sizes can be packaged together to form a multi-chip package.
摘要翻译: 用于形成描述的多芯片封装的机构使得具有不同凸块尺寸的芯片被封装到公共衬底。 具有较大凸块的芯片可以与衬底上的两个或更多个更小的凸块接合。 相反,芯片上的两个或更多个小凸块可以与基板上的大凸块粘合。 通过允许具有不同尺寸的凸块结合在一起,具有不同凸块尺寸的芯片可以封装在一起以形成多芯片封装。
-
公开(公告)号:US20130034956A1
公开(公告)日:2013-02-07
申请号:US13198767
申请日:2011-08-05
申请人: Yi-Yang LEI , Hung-Jui KUO , Chung-Shi LIU , Mirng-Ji LII , Chen-Hua YU
发明人: Yi-Yang LEI , Hung-Jui KUO , Chung-Shi LIU , Mirng-Ji LII , Chen-Hua YU
IPC分类号: H01L21/28
CPC分类号: H01L24/11 , H01L23/3171 , H01L23/3192 , H01L24/02 , H01L24/05 , H01L24/13 , H01L2224/0239 , H01L2224/0401 , H01L2224/05024 , H01L2224/05569 , H01L2224/05647 , H01L2224/05655 , H01L2224/05666 , H01L2224/05681 , H01L2224/05687 , H01L2224/11334 , H01L2224/11849 , H01L2224/119 , H01L2224/1191 , H01L2224/131 , H01L2224/13111 , H01L2924/00014 , H01L2924/10253 , H01L2924/12042 , H01L2924/181 , H01L2924/01029 , H01L2924/01013 , H01L2924/01028 , H01L2924/014 , H01L2924/01047 , H01L2224/1181 , H01L2924/04953 , H01L2924/04941 , H01L2924/00 , H01L2224/05552
摘要: A method of forming wafer-level chip scale packaging solder bumps on a wafer substrate involves cleaning the surface of the solder bumps using a laser to remove any residual molding compound from the surface of the solder bumps after the solder bumps are reflowed and a liquid molding compound is applied and cured.
摘要翻译: 在晶片衬底上形成晶片级芯片级封装焊料凸块的方法包括使用激光清洗焊料凸块的表面,以在焊料凸点回流之后从焊料凸块的表面去除残留的模塑料,并且液态模塑 化合物被施用和固化。
-
16.
公开(公告)号:US20120326298A1
公开(公告)日:2012-12-27
申请号:US13167946
申请日:2011-06-24
申请人: Chen-Fa LU , Chung-Shi LIU , Mirng-Ji LII , Chen-Hua YU
发明人: Chen-Fa LU , Chung-Shi LIU , Mirng-Ji LII , Chen-Hua YU
IPC分类号: H01L23/485 , H01L21/283
CPC分类号: H01L24/03 , H01L23/3114 , H01L24/05 , H01L24/11 , H01L24/13 , H01L2224/0346 , H01L2224/0401 , H01L2224/05008 , H01L2224/05022 , H01L2224/05124 , H01L2224/05147 , H01L2224/05571 , H01L2224/05583 , H01L2224/05609 , H01L2224/05611 , H01L2224/05639 , H01L2224/05644 , H01L2224/05655 , H01L2224/05664 , H01L2224/11334 , H01L2224/11849 , H01L2224/13111 , H01L2224/13113 , H01L2224/13116 , H01L2224/13139 , H01L2224/13147 , H01L2224/13155 , H01L2224/16147 , H01L2224/16237 , H01L2224/81191 , H01L2224/81411 , H01L2224/81413 , H01L2224/81416 , H01L2224/81439 , H01L2224/81447 , H01L2224/81455 , H01L2224/81815 , H01L2224/8191 , H01L2924/00014 , H01L2924/01327 , H01L2924/12041 , H01L2924/12042 , H01L2924/15788 , H01L2924/01029 , H01L2924/00012 , H01L2924/01082 , H01L2924/01046 , H01L2924/01079 , H01L2924/01047 , H01L2924/014 , H01L2924/00 , H01L2224/05552
摘要: A semiconductor device includes a barrier layer between a solder bump and a post-passivation interconnect (PPI) layer. The barrier layer is formed of at least one of an electroless nickel (Ni) layer, an electroless palladium (Pd) layer or an immersion gold (Au) layer.
摘要翻译: 半导体器件包括在焊料凸块和钝化后互连(PPI)层之间的阻挡层。 阻挡层由无电镀镍(Ni)层,无电解钯(Pd)层或浸金(Au)层中的至少一种形成。
-
公开(公告)号:US20110241061A1
公开(公告)日:2011-10-06
申请号:US12879584
申请日:2010-09-10
申请人: Chen-Hua YU , Hung-Pin CHANG , Yung-Chi LIN , Chia-Lin YU , Jui-Pin HUNG , Chien Ling HWANG
发明人: Chen-Hua YU , Hung-Pin CHANG , Yung-Chi LIN , Chia-Lin YU , Jui-Pin HUNG , Chien Ling HWANG
IPC分类号: H01L33/48
CPC分类号: H01L21/76898 , H01L21/3065 , H01L21/486 , H01L21/6835 , H01L21/76843 , H01L21/76876 , H01L21/76877 , H01L21/76879 , H01L23/147 , H01L23/481 , H01L23/49827 , H01L24/29 , H01L24/48 , H01L24/49 , H01L24/97 , H01L33/005 , H01L33/0054 , H01L33/486 , H01L33/62 , H01L33/641 , H01L33/644 , H01L33/647 , H01L2221/68345 , H01L2221/68359 , H01L2224/16 , H01L2224/32225 , H01L2224/32506 , H01L2224/48091 , H01L2224/48227 , H01L2224/48233 , H01L2224/49113 , H01L2224/73265 , H01L2224/97 , H01L2924/00014 , H01L2924/01019 , H01L2924/01029 , H01L2924/01078 , H01L2924/01079 , H01L2924/01322 , H01L2924/04941 , H01L2924/12041 , H01L2924/14 , H01L2924/181 , H01L2924/19041 , H01L2933/0066 , H01L2924/3512 , H01L2924/00 , H01L2924/00012 , H01L2224/45099 , H01L2224/45015 , H01L2924/207
摘要: The package substrates with through silicon plugs (or vias) described above provide lateral and vertical heat dissipation pathways for semiconductor chips that require thermal management. Designs of through silicon plugs (TSPs) with high duty ratios can most effectively provide heat dissipation. TSP designs with patterns of double-sided combs can provide high duty ratios, such as equal to or greater than 50%. Package substrates with high duty ratios are useful for semiconductor chips that generate large amount of heat. An example of such semiconductor chip is a light-emitting diode (LED) chip.
摘要翻译: 具有上述通孔硅封装(或通孔)的封装衬底为需要热管理的半导体芯片提供侧向和垂直散热路径。 具有高占空比的通过硅插头(TSP)的设计可以最有效地提供散热。 具有双面梳状图案的TSP设计可以提供等于或大于50%的高占空比。 具有高占空比的封装衬底对于产生大量热量的半导体芯片是有用的。 这种半导体芯片的例子是发光二极管(LED)芯片。
-
公开(公告)号:US20110241040A1
公开(公告)日:2011-10-06
申请号:US12897124
申请日:2010-10-04
申请人: Chen-Hua YU , Hung-Pin CHANG , Yung-Chi LIN , Chia-Lin YU , Jui-Pin HUNG , Chien Ling HWANG
发明人: Chen-Hua YU , Hung-Pin CHANG , Yung-Chi LIN , Chia-Lin YU , Jui-Pin HUNG , Chien Ling HWANG
IPC分类号: H01L33/38 , H01L23/532 , H01L21/768
CPC分类号: H01L21/76898 , H01L21/3065 , H01L21/486 , H01L21/6835 , H01L21/76843 , H01L21/76876 , H01L21/76877 , H01L21/76879 , H01L23/147 , H01L23/481 , H01L23/49827 , H01L24/29 , H01L24/48 , H01L24/49 , H01L24/97 , H01L33/005 , H01L33/0054 , H01L33/486 , H01L33/62 , H01L33/641 , H01L33/644 , H01L33/647 , H01L2221/68345 , H01L2221/68359 , H01L2224/16 , H01L2224/32225 , H01L2224/32506 , H01L2224/48091 , H01L2224/48227 , H01L2224/48233 , H01L2224/49113 , H01L2224/73265 , H01L2224/97 , H01L2924/00014 , H01L2924/01019 , H01L2924/01029 , H01L2924/01078 , H01L2924/01079 , H01L2924/01322 , H01L2924/04941 , H01L2924/12041 , H01L2924/14 , H01L2924/181 , H01L2924/19041 , H01L2933/0066 , H01L2924/3512 , H01L2924/00 , H01L2924/00012 , H01L2224/45099 , H01L2224/45015 , H01L2924/207
摘要: The substrate with through silicon plugs (or vias) described above removes the need for conductive bumps. The process flow is very simple and cost efficient. The structures described combines the separate TSV, redistribution layer, and conductive bump structures into a single structure. By combining the separate structures, a low resistance electrical connection with high heat dissipation capability is created. In addition, the substrate with through silicon plugs (or vias, or trenches) also allows multiple chips to be packaged together. A through silicon trench can surround the one or more chips to provide protection against copper diffusing to neighboring devices during manufacturing. In addition, multiple chips with similar or different functions can be integrated on the TSV substrate. Through silicon plugs with different patterns can be used under a semiconductor chip(s) to improve heat dissipation and to resolve manufacturing concerns.
摘要翻译: 具有上述通孔硅衬底(或通孔)的基板消除了对导电凸块的需要。 流程非常简单,成本效益高。 所描述的结构将单独的TSV,再分配层和导电凸块结构组合成单个结构。 通过组合单独的结构,产生具有高散热能力的低电阻电连接。 此外,具有通过硅插头(或通孔或沟槽)的基板还允许将多个芯片封装在一起。 通过硅沟槽可围绕一个或多个芯片,以在制造期间提供防止铜扩散到相邻器件的保护。 此外,具有相似或不同功能的多个芯片可以集成在TSV基板上。 通过具有不同图案的硅插头可以在半导体芯片下使用以改善散热并解决制造问题。
-
19.
公开(公告)号:US20110108922A1
公开(公告)日:2011-05-12
申请号:US12846474
申请日:2010-07-29
申请人: Chung-Shi LIU , Chen-Hua YU
发明人: Chung-Shi LIU , Chen-Hua YU
IPC分类号: H01L27/092 , H01L21/8238
CPC分类号: H01L27/092 , H01L21/265 , H01L21/28088 , H01L21/8238 , H01L21/823835 , H01L21/823842 , H01L29/4966 , H01L29/665 , H01L29/66545 , H01L29/66575
摘要: A method of forming an integrated circuit is provided. The method includes forming a gate electrode of an NMOS transistor over a substrate by a gate-first process. A gate electrode of a PMOS transistor is formed over the substrate by a gate-last process.
摘要翻译: 提供一种形成集成电路的方法。 该方法包括通过栅极首先工艺在衬底上形成NMOS晶体管的栅电极。 PMOS晶体管的栅极通过栅极最后工艺形成在衬底的上方。
-
公开(公告)号:US20100258870A1
公开(公告)日:2010-10-14
申请号:US12758426
申请日:2010-04-12
申请人: Yu-Rung HSU , Chen-Hua YU , Chen-Nan YEH
发明人: Yu-Rung HSU , Chen-Hua YU , Chen-Nan YEH
IPC分类号: H01L29/786 , H01L21/336
CPC分类号: H01L29/785 , H01L29/66795
摘要: A Fin field effect transistor includes a fin disposed over a substrate. A gate is disposed over a channel portion of the fin. A source region is disposed at a first end of the fin. A drain region is disposed at a second end of the fin. The source region and the drain region are spaced from the substrate by at least one air gap.
摘要翻译: Fin场效应晶体管包括设置在衬底上的鳍。 门设置在翅片的通道部分上。 源极区域设置在鳍片的第一端。 漏极区域设置在翅片的第二端。 源极区域和漏极区域与衬底间隔开至少一个气隙。
-
-
-
-
-
-
-
-
-